Part Number Hot Search : 
12003 74CBTLV GILFT A5800 12N03 50N03 GSM900D 2N5446
Product Description
Full Text Search
 

To Download PIC12F529T48A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? 2012 microchip technology inc. preliminary ds41634a PIC12F529T48A data sheet 14-pin, 8-bit flash microcontrollers
ds41634a-page 2 preliminary ? 2012 microchip technology inc. information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. it is your responsibility to ensure that your application meets with your specifications. microchip makes no representations or warranties of any kind whether express or implied, written or oral, statutory or otherwise, related to the information, including but not limited to its condition, quality, performance, merchantability or fitness for purpose . microchip disclaims all liability arising from this information and its use. use of microchip devices in life support and/or safety applications is entirely at the buyer?s risk, and the buyer agrees to defend, indemnify and hold harmless microchip from any and all damages, claims, suits, or expenses resulting from such use. no licenses are conveyed, implicitly or otherwise, under any microchip intellectual property rights. trademarks the microchip name and logo, the microchip logo, dspic, k ee l oq , k ee l oq logo, mplab, pic, picmicro, picstart, pic 32 logo, rfpic and uni/o are registered trademarks of microchip technology incorporated in the u.s.a. and other countries. filterlab, hampshire, hi-tech c, linear active thermistor, mxdev, mxlab, seeval and the embedded control solutions company are registered trademarks of microchip technology incorporated in the u.s.a. analog-for-the-digital age, app lication maestro, chipkit, chipkit logo, codeguard, dspicdem, dspicdem.net, dspicworks, dsspeak, ecan, economonitor, fansense, hi-tide, in-circuit serial programming, icsp, mindi, miwi, mpasm, mplab certified logo, mplib, mplink, mtouch, omniscient code generation, picc, picc-18, picdem, picdem.net, pickit, pictail, real ice, rflab, select mode, total endurance, tsharc, uniwindriver, wiperlock and zena are trademarks of microchip technology incorporated in the u.s.a. and other countries. sqtp is a service mark of microchip technology incorporated in the u.s.a. all other trademarks mentioned herein are property of their respective companies. ? 2012, microchip technology incorporated, printed in the u.s.a., all rights reserved. printed on recycled paper. isbn: 9781620762424 note the following details of the code protection feature on microchip devices: ? microchip products meet the specification cont ained in their particular microchip data sheet. ? microchip believes that its family of products is one of the mo st secure families of its kind on the market today, when used i n the intended manner and under normal conditions. ? there are dishonest and possibly illegal methods used to breach the code protection feature. all of these methods, to our knowledge, require using the microchip produc ts in a manner outside the operating specifications contained in microchip?s data sheets. most likely, the person doing so is engaged in theft of intellectual property. ? microchip is willing to work with the customer who is concerned about the integrity of their code. ? neither microchip nor any other semiconductor manufacturer c an guarantee the security of their code. code protection does not mean that we are guaranteeing the product as ?unbreakable.? code protection is constantly evolving. we at microchip are co mmitted to continuously improvi ng the code protection features of our products. attempts to break microchip?s c ode protection feature may be a violation of the digital millennium copyright act. if such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that act. microchip received iso/ts-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in chandler and tempe, arizona; gresham, oregon and design centers in california and india. the company?s quality system processes and procedures are for its pic ? mcus and dspic ? dscs, k ee l oq ? code hopping devices, serial eeproms, microperipherals, nonvolatile memory and analog products. in addition, microchip?s quality system for the design and manufacture of development systems is iso 9001:2000 certified. quality management s ystem certified by dnv == iso/ts 16949 ==
? 2012 microchip technology inc. preliminary ds41634a-page 3 PIC12F529T48A high-performance risc cpu: ? only 34 single-word instructions ? all single-cycle instructions except for program branches which are two-cycle ? four-level deep hardware stack ? direct, indirect and relative addressing modes for data and instructions ? operating speed: - dc ? 8 mhz internal clock - dc ? 500 ns instruction cycle special microcontroller features: ? 8 mhz precision internal oscillator - factory calibrated to 1% ? in-circuit serial programming? (icsp?) ? power-on reset (por) ? device reset timer (drt) ? watchdog timer (wdt) with dedicated on-chip rc oscillator for reliable operation ? programmable code protection ? multiplexed mclr input pin ? internal weak pull-ups on i/o pins ? power-saving sleep mode ? wake-up from sleep on pin change ? selectable oscillator options: - intrc: 4 mhz or 8 mhz precision internal rc oscillator - extrc: external low-cost rc oscillator - xt: standard crystal/resonator - lp: power-saving, low-frequency crystal low-power features/cmos technology: ? standby current: - 250 na @ 2.0v, rf sleep, typical ? operating current: - 170 a @ 4 mhz, 2.0v, rf sleep, typical - 9.17 ma @ 4 mhz, 2.0v, rf on at +0 dbm, typical - 16.67 ma @ 4 mhz, 2.0v, rf on at +10 dbm, typical ? watchdog timer current: - 1 a @ 2.0v, typical ? high endurance program and flash data memory cells - 100,000 write flash program memory endurance - 1,000,000 write flash data memory endurance - program and flash data retention: >40 years ? fully static design ? operating voltage range: 2.0v to 3.7v - industrial temperature range: -40c to +85c rf transmitter: ? fully integrated transmitter ? fsk operation up to 100 kbps ? ook operation up to 10 kbps ? operation in 418, 434 and 868 mhz bands: - 8 selectable center frequencies ? configurable output power: +10 dbm, 0 dbm peripheral features: ? 6 i/o pins: - 5 i/o pins with individual direction control - 1 input-only pin - high-current sink/source for direct led drive ? 8-bit real-time clock/counter (tmr0) with 8-bit programmable prescaler 14-pin, 8-bit flas h microcontroller
PIC12F529T48A ds41634a-page 4 preliminary ? 2012 microchip technology inc. figure 1: 14-pin diagram, PIC12F529T48A PIC12F529T48A 1 2 10 9 8 3 4 5 7 6 v dd gb5/osc1/clkin gb4/osc2 gb3/mclr /v pp vss gb0/icspdat gb1/icspclk gb2/t0cki xtal v ddrf 14 13 12 11 ctrl rf out data v ssrf tssop device program memory data memory i/o rf transmitter comparators timers (8-bit) 8-bit a/d channels flash (words) sram (bytes) flash (bytes) PIC12F529T48A 1536 201 64 6 1 0 1 0
? 2012 microchip technology inc. preliminary ds41634a-page 5 PIC12F529T48A table of contents 1.0 general description ........................................................................................................ .......................................................... 7 2.0 PIC12F529T48A device varieties ............................................................................................ ............................................... 9 3.0 architectural overview ...................................................................................................... ...................................................... 11 4.0 memory organization ........................................................................................................ ..................................................... 15 5.0 flash data memory .......................................................................................................... ...................................................... 23 6.0 i/o port ................................................................................................................... ................................................................ 25 7.0 timer0 module and tmr0 register ............................................................................................ ............................................ 33 8.0 special features of the cpu ................................................................................................ ................................................ 39 9.0 rf transmitter ............................................................................................................. ........................................................... 51 10.0 instruction set summary ................................................................................................... ..................................................... 55 11.0 development support ....................................................................................................... ...................................................... 63 12.0 electrical characteristics ................................................................................................ ........................................................ 67 13.0 dc and ac characteristics graphs and charts ............................................................................... ...................................... 79 14.0 packaging information ..................................................................................................... ....................................................... 87 index .......................................................................................................................... ......................................................................... 93 the microchip web site ........................................................................................................ .............................................................. 95 customer change notification service .......................................................................................... ..................................................... 95 customer support .............................................................................................................. ................................................................. 95 reader response ............................................................................................................... ................................................................ 96 product identification system ................................................................................................. ............................................................ 97 to our valued customers it is our intention to provide our valued customers with the best documentation possible to ensure successful use of your micro chip products. to this end, we will continue to improve our publications to better suit your needs. our publications will be refined and enhanced as new volumes and updates are introduced. if you have any questions or comments regar ding this publication, please contact the marketing communications department via e-mail at docerrors@microchip.com or fax the reader response form in the back of this data sheet to (480) 792-4150. we welcome your feedback. most current data sheet to obtain the most up-to-date version of this data s heet, please register at our worldwide web site at: http://www.microchip.com you can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page . the last character of the literature number is the vers ion number, (e.g., ds30000a is version a of document ds30000). errata an errata sheet, describing minor operational differences fr om the data sheet and recommended workarounds, may exist for curren t devices. as device/documentation issues become known to us, we will publish an errata sheet. the errata will specify the revisi on of silicon and revision of document to which it applies. to determine if an errata sheet exists for a particular device, please check with one of the following: ? microchip?s worldwide web site; http://www.microchip.com ? your local microchip sales office (see last page) when contacting a sales office, please specify which device, re vision of silicon and data sheet (include literature number) you are using. customer notification system register on our web site at www.microchip.com to receive the most current information on all of our products.
PIC12F529T48A ds41634a-page 6 preliminary ? 2012 microchip technology inc. notes:
? 2012 microchip technology inc. preliminary ds41634a-page 7 PIC12F529T48A 1.0 general description the PIC12F529T48A device from microchip technology is a low-cost, high-performance, 8-bit, fully- static, flash-based cmos microcontroller. it employs a risc architecture with only 34 single-word/single-cycle instructions. all instructions are single cycle except for program branches, which take two cycles. the PIC12F529T48A device delivers performance an order of magnitude higher than their competitors in the same price category. the 12-bit wide instructions are highly symmetrical, resulting in a typical 2:1 code compression over other 8-bit microcontrollers in its class. the easy-to-use and easy to remember instruction set reduces development time significantly. the PIC12F529T48A product is equipped with special features that reduce system cost and power requirements. the power-on reset (por) and device reset timer (drt) eliminate the need for external reset circuitry. there are four oscillator configurations to choose from including intrc internal oscillator mode and the power-saving lp (low-power) oscillator mode. power-saving sleep mode, watchdog timer and code protection features improve system cost, power and reliability. the PIC12F529T48A device is available in the cost- effective flash programmable version, which is suitable for production in any volume. the customer can take full advantage of microchip?s price leadership in flash programmable microcontrollers, while benefiting from the flash programmable flexibility. the PIC12F529T48A product is supported by a full- featured macro assembler, a software simulator, a low- cost development programmer and a full-featured programmer. all the tools are supported on pc and compatible machines. 1.1 applications the PIC12F529T48A device fits in applications ranging from personal care appliances and security systems to low-power remote transmitters/receivers. the flash technology makes customizing application programs (transmitter codes, appliance settings, receiver frequencies, etc.) extremely fast and convenient. the small footprint packages, for through hole or surface mounting, make these microcontrollers perfect for applications with space limitations. low cost, low power, high performance, ease of use and i/o flexibility make the PIC12F529T48A device very versatile even in areas where no microcontroller use has been considered before (e.g., timer functions, logic and programmable logic devices (plds) in larger systems and coprocessor applications). table 1-1: features and memory of PIC12F529T48A PIC12F529T48A clock maximum frequency of operation (mhz) 8 memory flash program memory 1536 sram data memory (bytes) 201 flash data memory (bytes) 64 peripherals timer module(s) tmr0 wake-up from sleep on pin change yes features i/o pins 5 input pins 1 internal pull-ups yes in-circuit serial programming? yes number of instructions 34 packages 14-pin tssop note 1: the PIC12F529T48A device has power-on reset, selectable watchdog timer, selectable code-protect, high i/o current capability and precision internal oscillator. 2: the PIC12F529T48A device uses serial programming with data pin gp0 and clock pin gp1.
PIC12F529T48A ds41634a-page 8 preliminary ? 2012 microchip technology inc. notes:
? 2012 microchip technology inc. preliminary ds41634a-page 9 PIC12F529T48A 2.0 PIC12F529T48A device varieties when placing orders, please use the PIC12F529T48A product identification system at the back of this data sheet to specify the correct part number. depending on application and production requirements, the proper device option can be selected using the information in this section. 2.1 quick turn programming (qtp) devices microchip offers a qtp programming service for factory production orders. this service is made available for users who choose not to program medium-to-high quantity units and whose code patterns have stabilized. the devices are identical to the flash devices but with all flash locations and fuse options already programmed by the factory. certain code and prototype verification procedures do apply before production shipments are available. please contact your local microchip technology sales office for more details. 2.2 serialized quick turn programming sm (sqtp sm ) devices microchip offers a unique programming service, where a few user-defined locations in each device are programmed with different serial numbers. the serial numbers may be random, pseudo-random or sequential. serial programming allows each device to have a unique number, which can serve as an entry code, password or id number.
PIC12F529T48A ds41634a-page 10 preliminary ? 2012 microchip technology inc. notes:
? 2012 microchip technology inc. preliminary ds41634a-page 11 PIC12F529T48A 3.0 architectural overview the high performance of the PIC12F529T48A device can be attributed to a number of architectural features commonly found in risc microprocessors. to begin with, the PIC12F529T48A device uses a harvard architecture in which program and data are accessed on separate buses. this improves bandwidth over tra- ditional von neumann architectures where program and data are fetched on the same bus. separating program and data memory further allows instructions to be sized differently than the 8-bit wide data word. instruction opcodes are 12 bits wide, making it possi- ble to have all single-word instructions. a 12-bit wide program memory access bus fetches a 12-bit instruc- tion in a single cycle. a two-stage pipeline overlaps fetch and execution of instructions. consequently, all instructions (34) execute in a single cycle (500 ns @ 8mhz, 1 ? s @ 4 mhz) except for program branches. table 3-1 below lists memory supported by the PIC12F529T48A device. table 3-1: PIC12F529T48A memory the PIC12F529T48A device can directly or indirectly address its register files and data memory. all special function registers (sfr), including the pc, are mapped in the data memory. the PIC12F529T48A device has a highly orthogonal (symmetrical) instruc- tion set that makes it possible to carry out any opera- tion, on any register, using any addressing mode. this symmetrical nature and lack of ?special optimal situa- tions? make programming with the PIC12F529T48A device simple, yet efficient. in addition, the learning curve is reduced significantly. the PIC12F529T48A device contains an 8-bit alu and working register. the alu is a general purpose arith- metic unit. it performs arithmetic and boolean functions between data in the working register and any register file. the alu is 8 bits wide and capable of addition, subtraction, shift and logical operations. unless other- wise mentioned, arithmetic operations are two?s complement in nature. in two-operand instructions, one operand is typically the w (working) register. the other operand is either a file register or an immediate constant. in single operand instructions, the operand is either the w register or a file register. the w register is an 8-bit working register used for alu operations. it is not an addressable register. depending on the instruction executed, the alu may affect the values of the carry (c), digit carry (dc) and zero (z) bits in the status register. the c and dc bits operate as a borrow and digit borrow out bit, respec- tively, in subtraction. see the subwf and addwf instructions for examples. a simplified block diagram is shown in figure 3-1 , with the corresponding device pins described in tab l e 3 - 2 . device program memory data memory flash (words) sram (bytes) flash data (bytes) PIC12F529T48A 1536 201 64
PIC12F529T48A ds41634a-page 12 preliminary ? 2012 microchip technology inc. figure 3-1: pic12f529t48 a architectural block diagram cp pa m/n pfd sigma/ delta data control logic ctrl rf out v ddrf v ssrf xtal flash program memory 11 data bus 8 12 program bus instruction reg program counter ram gpr direct addr 0-4 ram addr 8 addr mux indirect addr fsr reg status reg mux alu w reg device reset power-on reset watchdog timer instruction decode & control timing generation osc1/clkin osc2 mclr v dd , v ss timer0 portb 8 8 gb4/osc2 gb3/mclr/v pp gb2/t0cki gb1/icspclk 0-7 3 gb5/osc1/clkin stack1 stack2 201 internal rc clock 1.5k x 12 bytes timer self-write 64x8 stack3 stack4 bsr 5-7 3 gb0/icspdat note 1: 201-byte gpr in PIC12F529T48A, including linear ram. 2: fsr and direct addressing differs from standard baseline parts.
? 2012 microchip technology inc. preliminary ds41634a-page 13 PIC12F529T48A table 3-2: pic12f529t48 a pinout description name function type input type output type description gp0/icspdat gp0 i/o ttl cmos bidirectional i/o port with weak pull-up. icspdat i/o st cmos icsp? mode schmitt trigger. gp1/icspclk gp1 i/o ttl cmos bidirectional i/o port with weak pull-up. icspclk i st ? icsp? mode schmitt trigger. gp2/t0cki gp2 i/o ttl cmos bidirectional i/o port. t0cki i st ? timer0 clock input. gp3/mclr /v pp gp3 i ttl ? standard ttl input with weak pull-up. mclr ist ?mclr input (weak pull-up always enabled in this mode). v pp i high voltage ? test mode high voltage pin. gp4/osc2 gp4 i/o ttl cmos bidirectional i/o port. osc2 o ? xtal xtal oscillator output pin. gp5/osc1/ clkin gp5 i/o ttl cmos bidirectional i/o port. osc1 i xtal ? xtal oscillator input pin. clkin i st ? extrc schmitt trigger input. v dd v dd p ? ? positive supply for logic and i/o pins. v ss v ss p ? ? ground reference for logic and i/o pins. v ddrf v ddrf p power ? rf power supply. ctrl ctrl i cmos ? configuration selection and configuration clock. rf out rf out ? ? rf transmitter rf output. v ssrf v ssrf p power ? rf power supply. data data i/o cmos cmos configuration data and transmit data. xtal xtal ? xtal ? crystal oscillator. legend: i = input, o = output, i/o = input/output, p = power, ? = not used, ttl = ttl input, st = schmitt trigger input, an = analog voltage
PIC12F529T48A ds41634a-page 14 preliminary ? 2012 microchip technology inc. 3.1 clocking scheme/instruction cycle the clock input (osc1/clkin pin) is internally divided by four to generate four non-overlapping quadrature clocks, namely q1, q2, q3 and q4. internally, the pc is incremented every q1 and the instruction is fetched from program memory and latched into the instruction register in q4. it is decoded and executed during the following q1 through q4. the clocks and instruction execution flow is shown in figure 3-2 and example 3-1 . 3.2 instruction flow/pipelining an instruction cycle consists of four q cycles (q1, q2, q3 and q4). the instruction fetch and execute are pipelined such that fetch takes one instruction cycle, while decode and execute take another instruction cycle. however, due to the pipelining, each instruction effectively executes in one cycle. if an instruction causes the pc to change (e.g., goto ), then two cycles are required to complete the instruction ( example 3-1 ). a fetch cycle begins with the pc incrementing in q1. in the execution cycle, the fetched instruction is latched into the instruction register (ir) in cycle q1. this instruction is then decoded and executed during the q2, q3 and q4 cycles. data memory is read during q2 (operand read) and written during q4 (destination write). figure 3-2: clock /instruction cycle example 3-1: instruction pipeline flow q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 osc1 q1 q2 q3 q4 pc pc pc + 1 pc + 2 fetch inst (pc) execute inst (pc - 1) fetch inst (pc + 1) execute inst (pc) fetch inst (pc + 2) execute inst (pc + 1) internal phase clock all instructions are single cycle, except for any program branches. these take two cycles, since the fetch instruction is ?flushed? from the pipeline, while the new instruction is being fetched and then executed. 1. movlw 03h fetch 1 execute 1 2. movwf gpio fetch 2 execute 2 3. call sub_1 fetch 3 execute 3 4. bsf gpio, 1 fetch 4 flush fetch sub_1 execute sub_1
? 2012 microchip technology inc. preliminary ds41634a-page 15 PIC12F529T48A 4.0 memory organization the PIC12F529T48A memory is organized into program memory and data memory (sram). the self- writable portion of the program memory called flash data memory, is located at addresses 600h-63fh. as the device has more than 512 bytes of program memory, a paging scheme is used. program memory pages are accessed using status register bit, pa0. for the PIC12F529T48A, with data memory register files of more than 32 registers, a banking scheme is used. data memory banks are accessed using the file select register (fsr). 4.1 program memory organization for the PIC12F529T48A the PIC12F529T48A device has an 11-bit program counter (pc) capable of addressing a 2k x 12 program memory space. only the first 1.5k x 12 (0000h-05ffh) are physically implemented (see figure 4-1 ). accessing a location above these boundaries will cause a wrap-around within the 1.5k x 12 space. the effective reset vec- tor is a 0000h (see figure 4-1 ). location 05ffh con- tains the internal clock oscillator calibration value. this value should never be overwritten. figure 4-1: memory map call , retlw pc<11:0> stack level 1 stack level 2 user memory space 10 0000h 07ffh 01ffh 0200h on-chip program memory reset vector (1) note 1: address 0000h becomes the effective reset vector. location 05ffh contains the movlw xx internal oscillator calibration value. 2: flash data memory is non-executable. 512 word 512 word 03ffh 0400h on-chip program memory flash data memory (2) 063fh 0640h flash data memory space stack level 3 stack level 4 512 word on-chip program memory 05ffh 0600h
PIC12F529T48A ds41634a-page 16 preliminary ? 2012 microchip technology inc. 4.2 data memory (sram and fsrs) data memory is composed of registers or bytes of sram. therefore, data memory for a device is specified by its register file. the register file is divided into two functional groups: special function registers (sfr) and general purpose registers (gpr). the special function registers include the tmr0 register, the program counter low (pcl), the status register, the i/o register (port) and the file select register (fsr). in addition, the eecon, eedata and eeadr registers provide for interface with the flash data memory. the PIC12F529T48A register file is composed of 10 special function registers and 201 general purpose registers. 4.2.1 general purpose register file the general purpose register file is accessed, either directly or indirectly, through the file select register (fsr). see section 4.8 ?indirect data addressing: indf and fsr registers? . figure 4-2: register file map file address 00h 01h 02h 03h 04h 05h 06h 1fh indf (1) tmr0 pcl status fsr osccal portb 10h bank 0 bank 1 bank 2 bank 3 3fh 30h 20h 5fh 50h 40h 7fh 70h 60h general purpose registers general purpose registers general purpose registers general purpose registers general purpose registers note 1: not a physical register. bsr<2:0> 000 001 010 011 2fh 4fh 6fh 0fh indf (1) eecon pcl status fsr eedata eeadr addresses map back to addresses in bank 0. indf (1) tmr0 pcl status fsr osccal portb indf (1) eecon pcl status fsr eedata eeadr 9fh linear general purpose registers 100 101 110 80h a0h c0h bfh dfh bank 4 bank 5 bank 6 linear general purpose registers linear general purpose registers linear general purpose registers e0h ffh bank 7 111 07h
? 2012 microchip technology inc. preliminary ds41634a-page 17 PIC12F529T48A 4.2.2 special function registers the special function registers (sfrs) are registers used by the cpu and peripheral functions to control the operation of the device ( tab l e 4 - 1 ). the special function registers can be classified into two sets. the special function registers associated with the ?core? functions are described in this section. those related to the operation of the peripheral features are described in the section for each peripheral feature. 4.2.3 linear ram the last four banks, addresses 0x80 to 0xff, are general purpose ram registers, unbroken by sfrs. this region is ideal for indirect access using the fsr and indf registers. table 4-1: special function register summary note: unlike other baseline devices, the fsr register does not contain bank bits and, therefore, does not affect direct addressing schemes. the fsr/indf registers have full access to ram. addr name bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 value on power-on reset n/a trisgpio ? ? trisgpio5 trisgpio4 trisgpio3 trisgpio2 trisgpio1 trisgpio0 --11 1111 n/a option contains control bits to configure timer0 and timer0/wdt prescaler 1111 1111 n/a bsr ? ? ? ? ? bsr<2:0> ---- -000 00h indf uses contents of fsr to address data memory (not a physical register) xxxx xxxx 01h tmr0 timer0 module register xxxx xxxx 02h (1) pcl low order 8 bits of pc 1111 1111 03h status gpwuf pa1 pa0 to pd zdcc 0001 1xxx 04h fsr indirect data memory address pointer xxxx xxxx 05h osccal cal6 cal5 cal4 cal3 cal2 cal1 cal0 ? 1111 111- 06h gpio ? ? gp5 gp4 gp3 gp2 gp1 gp0 --xx xxxx 21h eecon ? ? ? free wrerr wren wr rd ---0 x000 25h eedata eedata7 eedata6 eedata5 eedata4 eedata3 eedata2 eedata1 eedata0 xxxx xxxx 26h eeadr ? ? eeadr5 eeadr4 eeadr3 eeadr2 eeadr1 eeadr0 --xx xxxx legend: x = unknown, u = unchanged, ? = unimplemented, read as ? 0 ? (if applicable). shaded cells = unimplemented or unused note 1: the upper byte of the program counter is not directly accessible. see section 4.6 ?program counter? for an explanation of how to access these bits.
PIC12F529T48A ds41634a-page 18 preliminary ? 2012 microchip technology inc. 4.3 status register this register contains the arithmetic status of the alu, the reset status and the page preselect bit. the status register can be the destination for any instruction, as with any other register. if the status register is the destination for an instruction that affects the z, dc or c bits, then the write to these three bits is disabled. these bits are set or cleared according to the device logic. furthermore, the to and pd bits are not writable. therefore, the result of an instruction with the status register as destination may be different than intended. for example, clrf status , will clear the upper three bits and set the z bit. this leaves the status register as ? 000u u1uu ? (where u = unchanged). therefore, it is recommended that only bcf , bsf and movwf instructions be used to alter the status regis- ter. these instructions do not affect the z, dc or c bits from the status register. for other instructions which do affect status bits, see section 10.0 ?instruction set summary? . register 4-1: status: status register r/w-0 r/w-0 r/w-0 r-1 r-1 r/w-x r/w-x r/w-x gpwuf pa1 pa0 to pd zdcc bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 7 gpwuf : wake-up from sleep on pin change bit 1 = reset due to wake-up from sleep on pin change 0 = after power-up or other reset bit 6-5 pa<1:0>: program page preselect bits (1) 00 = page 0 (000h-1ffh) 01 = page 1 (200h-3ffh) 10 = page 2 (400h-5ffh) 11 = reserved. do not use. bit 4 to : time-out bit 1 = after power-up, clrwdt instruction, or sleep instruction 0 = a wdt time-out occurred bit 3 pd : power-down bit 1 = after power-up or by the clrwdt instruction 0 = by execution of the sleep instruction bit 2 z : zero bit 1 = the result of an arithmetic or logic operation is zero 0 = the result of an arithmetic or logic operation is not zero bit 1 dc : digit carry/borrow bit (for addwf and subwf instructions) addwf: 1 = a carry from the 4th low-order bit of the result occurred 0 = a carry from the 4th low-order bit of the result did not occur subwf: 1 = a borrow from the 4th low-order bit of the result did not occur 0 = a borrow from the 4th low-order bit of the result occurred bit 0 c : carry/borrow bit (for addwf , subwf and rrf , rlf instructions) addwf: subwf: rrf or rlf: 1 = a carry occurred 1 = a borrow did not occur load bit with lsb or msb, respectively 0 = a carry did not occur 0 = a borrow occurred note 1: do not set both pa0 and pa1.
? 2012 microchip technology inc. preliminary ds41634a-page 19 PIC12F529T48A 4.4 option register the option register is a 8-bit wide, write-only register, which contains various control bits to configure the timer0/wdt prescaler and timer0. by executing the option instruction, the contents of the w register will be transferred to the option regis- ter. a reset sets the option<7:0> bits. note: if the t0sc bit is set to ? 1 ?, it will override the tris function on the t0cki pin. register 4-2: option: option register w-1 w-1 w-1 w-1 w-1 w-1 w-1 w-1 gpwu gppu t0cs t0se psa ps2 ps1 ps0 bit 7 bit 0 legend: r = readable bit w = writable bit x = bit is unknown -n = value at por ?1? = bit is set ?0? = bit is cleared bit 7 gpw u : enable wake-up on pin change bit 1 = disabled 0 = enabled bit 6 gpp u : enable weak pull-ups bit 1 = disabled 0 = enabled bit 5 t0cs: timer0 clock source select bit 1 = transition on t0cki pin 0 = internal instruction cycle clock (clkout) bit 4 t0se: timer0 source edge select bit 1 = increment on high-to-low transition on t0cki pin 0 = increment on low-to-high transition on t0cki pin bit 3 psa: prescaler assignment bit 1 = prescaler assigned to the wdt 0 = prescaler assigned to timer0 bit 2-0 ps<2:0>: prescaler rate select bits 000 001 010 011 100 101 110 111 1 : 2 1 : 4 1 : 8 1 : 16 1 : 32 1 : 64 1 : 128 1 : 256 1 : 1 1 : 2 1 : 4 1 : 8 1 : 16 1 : 32 1 : 64 1 : 128 bit value timer0 rate wdt rate
PIC12F529T48A ds41634a-page 20 preliminary ? 2012 microchip technology inc. 4.5 osccal register the oscillator calibration (osccal) register is used to calibrate the 8 mhz internal oscillator macro. it contains seven bits of calibration that uses a two?s complement scheme for controlling the oscillator speed. see register 4-3 for details. register 4-3: osccal: osci llator calibration register r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 r/w-1 u-0 cal6 cal5 cal4 cal3 cal2 cal1 cal0 ? bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 7-1 cal<6:0> : oscillator calibration bits 0111111 = maximum frequency ? ? ? 0000001 0000000 = center frequency 1111111 ? ? ? 1000000 = minimum frequency bit 0 unimplemented : read as ? 0 ?
? 2012 microchip technology inc. preliminary ds41634a-page 21 PIC12F529T48A 4.6 program counter as a program instruction is executed, the program counter (pc) will contain the address of the next program instruction to be executed. the pc value is increased by one every instruction cycle, unless an instruction changes the pc. for a goto instruction, bits <8:0> of the pc are pro- vided by the goto instruction word. the program counter (pcl) is mapped to pc<7:0>. bits 5 and 6 of the status register provide page information to bits 9 and 10 of the pc. ( figure 4-3 ). for a call instruction, or any instruction where the pcl is the destination, bits <7:0> of the pc again are provided by the instruction word. however, pc<8> does not come from the instruction word, but is always cleared ( figure 4-3 ). instructions where the pcl is the destination, or modify pcl instructions, include movwf pcl, addwf pcl and bsf pcl,5. figure 4-3: loading of pc branch instructions 4.6.1 effects of reset the pc is set upon a reset, which means that the pc addresses the last location in the last page (i.e., the oscillator calibration instruction). after executing movlw xx , the pc will roll over to location 00h and begin executing user code. the status register page preselect bits are cleared upon a reset, which means that page 0 is pre-selected. therefore, upon a reset, a goto instruction will automatically cause the program to jump to page 0 until the value of the page bits is altered. 4.7 stack the PIC12F529T48A device has a four-deep, 12-bit wide hardware push/pop stack. a call instruction will push the current value of stack 1 into stack 2 and then push the current pc value, incremented by one, into stack level 1. if more than four sequential call s are executed, only the most recent four return addresses are stored. a retlw instruction will pop the contents of stack level 1 into the pc and then copy stack level 2 contents into stack level 1. if more than four sequential retlw s are executed, the stack will be filled with the address previously stored in stack level 2. note that the w register will be loaded with the literal value specified in the instruction. this is particularly useful for the implementation of data look-up tables within the program memory. note: because pc<8> is cleared in the call instruction or any modify pcl instruction, all subroutine calls or computed jumps are limited to the first 256 locations of any program memory page (512 words long). pa<1:0> status pc 87 0 pcl 9 10 instruction word 70 goto instruction call or modify pcl instruction pa<1:0> status pc 87 0 pcl 9 10 instruction word 70 reset to ? 0 ? note 1: there are no status bits to indicate stack overflow or stack underflow conditions. 2: there are no instruction mnemonics called push or pop. these are actions that occur from the execution of the call and retlw instructions.
PIC12F529T48A ds41634a-page 22 preliminary ? 2012 microchip technology inc. 4.8 indirect data addressing: indf and fsr registers the indf register is not a physical register. addressing indf actually addresses the register whose address is contained in the fsr register (fsr is a pointer ). this is indirect addressing. reading indf itself indirectly (fsr = 0 ) will produce 00h. writing to the indf register indirectly results in a no-operation (although status bits may be affected). the fsr is an 8-bit wide register. it is used in conjunc- tion with the indf register to indirectly address the data memory area. example 4-1: how to clear ram using indirect addressing figure 4-4: direct/indirect addressing 4.9 direct data addressing banking when using direct addressing methods is accomplished using the movlb instruction to write to the bsr. the bsr, like the option register, is not mapped to user-accessable memory. the value in bsr has no effect on indirect addressed operations. movlw 0x10 ;initialize pointer movwf fsr ;to ram next clrf indf ;clear indf ;register incf fsr,f ;inc pointer btfsc fsr,4 ;all done? goto next ;no, clear next continue : ;yes, continue : location select location select bank select indirect addressing direct addressing data memory 0fh 10h bank 0 bank 1 bank 2 bank 3 0 4 5 6 (fsr) 010 000 001 011 00h 1fh (opcode) 0 4 6 7 (bsr) addresses map back to addresses in bank 0/1 3 2 1 3 2 1 5 7 100 101 110 111 bank 4 bank 5 bank 6 bank 7
? 2012 microchip technology inc. preliminary ds41634a-page 23 PIC12F529T48A 5.0 flash data memory control the flash data memory is readable and writable during normal operation (full v dd range). this memory is not directly mapped in the register file space. instead, it is indirectly addressed through the special function registers (sfrs). 5.1 reading flash data memory to read a flash data memory location the user must: ? write the eeadr register ? set the rd bit of the eecon register the value written to the eeadr register determines which flash data memory location is read. setting the rd bit of the eecon register initiates the read. data from the flash data memory read is available in the eedata register immediately. the eedata register will hold this value until another read is initiated or it is modified by a write operation. program execution is suspended while the read cycle is in progress. execu- tion will continue with the instruction following the one that sets the wr bit. see example 5-1 for sample code. example 5-1: reading from flash data memory 5.2 writing and erasing flash data memory flash data memory is erased one row at a time and written one byte at a time. the 64-byte array is made up of eight rows. a row contains eight sequential bytes. row boundaries exist every eight bytes. generally, the procedure to write a byte of data to flash data memory is: 1. identify the row containing the address where the byte will be written. 2. if there is other information in that row that must be saved, copy those bytes from flash data memory to ram. 3. perform a row erase of the row of interest. 4. write the new byte of data and any saved bytes back to the appropriate addresses in flash data memory. to prevent accidental corruption of the flash data memory, an unlock sequence is required to initiate a write or erase cycle. this sequence requires that the bit set instructions used to configure the eecon register happen exactly as shown in example 5-2 and example 5-3 , depending on the operation requested. 5.2.1 erasing flash data memory a row must be manually erased before writing new data. the following sequence must be performed for a single row erase. 1. load eeadr with an address in the row to be erased. 2. set the free bit to enable the erase. 3. set the wren bit to enable write access to the array. 4. set the wr bit to initiate the erase cycle. if the wren bit is not set in the instruction cycle after the free bit is set, the free bit will be cleared in hardware. if the wr bit is not set in the instruction cycle after the wren bit is set, the wren bit will be cleared in hardware. sample code that follows this procedure is included in example 5-2 . program execution is suspended while the erase cycle is in progress. execution will continue with the instruc- tion following the one that sets the wr bit. example 5-2: erasing a flash data memory row note: only a bsf command will work to enable the flash data memory read documented in example 5-1 . no other sequence of commands will work, no exceptions. banksel eeadr ; movf data_ee_addr, w ; movwf eeadr ;data memory ;address to read banksel eecon1 ; bsf eecon, rd ;ee read movf eedata, w ;w = eedata note 1: the free bit may be set by any com- mand normally used by the core. how- ever, the wren and wr bits can only be set using a series of bsf commands, as documented in example 5-1 . no other sequence of commands will work, no exceptions. 2: bits <5:3> of the eeadr register indicate which row is to be erased. banksel eeadr movlw ee_adr_erase ; load address of row to ; erase movwf eeadr ; bsf eecon,free ; select erase bsf eecon,wren ; enable writes bsf eecon,wr ; inititate erase
PIC12F529T48A ds41634a-page 24 preliminary ? 2012 microchip technology inc. 5.2.2 writing to flash data memory once a cell is erased, new data can be written. program execution is suspended during the write cycle. the following sequence must be performed for a single byte write. 1. load eeadr with the address. 2. load eedata with the data to write. 3. set the wren bit to enable write access to the array. 4. set the wr bit to initiate the erase cycle. if the wr bit is not set in the instruction cycle after the wren bit is set, the wren bit will be cleared in hardware. sample code that follows this procedure is included in example 5-3 . example 5-3: writing a flash data memory row 5.3 write verify depending on the application, good programming practice may dictate that data written to the flash data memory be verified. example 5-4 is an example of a write verify. example 5-4: write verify of data eeprom 5.4 code protection code protection does not prevent the cpu from performing read or write operations on the flash data memory. refer to the code protection chapter for more information. note 1: only a series of bsf commands will work to enable the memory write sequence documented in example 5-2 . no other sequence of commands will work, no exceptions. 2: for reads, erases and writes to the flash data memory, there is no need to insert a nop into the user code as is done on mid-range devices. the instruction imme- diately following the ?bsf eecon, wr/rd? will be fetched and executed properly. banksel eeadr movlw ee_adr_write ; load address movwf eeadr ; movlw ee_data_to_write ; load data movwf eedata ; into eedata register bsf eecon,wren ; enable writes bsf eecon,wr ; inititate erase movf eedata, w ;eedata has not changed ;from previous write bsf eecon, rd ;read the value written xorwf eedata, w ; btfss status, z ;is data the same goto write_err ;no, handle error ;yes, continue
? 2012 microchip technology inc. preliminary ds41634a-page 25 PIC12F529T48A 6.0 i/o port as with any other register, the i/o register(s) can be written and read under program control. however, read instructions (e.g., movf portb,w ) always read the i/o pins independent of the pin?s input/output modes. on reset, all i/o ports are defined as input (inputs are at high-impedance) since the i/o control registers are all set. 6.1 gpio gpio is an 8-bit i/o register. only the low-order 6 bits are used (gp<5:0>). bits 7 and 6 are unimplemented and read as ? 0 ?s. please note that gp3 is an input-only pin. the configuration word can set several i/o?s to alternate functions. when acting as alternate functions, the pins will read as ? 0 ? during a port read. pins gp0, gp1, and gp3 can be configured with weak pull-ups and also for wake-up on change. the wake-up on change and weak pull-up functions are not pin select- able. if gp3/mclr is configured as mclr , weak pull- up is always on and wake-up on change for this pin is not enabled. 6.2 tris registers the output driver control registers are loaded with the contents of the w register by executing the tris f instruction. a ? 1 ? from a trisgpio register bit puts the corresponding output driver in a high-impedance (input) mode. a ? 0 ? puts the contents of the output data latch on the selected pins, enabling the output buffer. the trisgpio register is ?write-only?. bits <5:0> are set (output drivers disabled) upon reset. table 6-1: weak pull-up enabled pins note: if the t0cs bit is set to ? 1 ?, it will override the trisgpio function on the t0cki pin. pin wpu wu gp0 y y gp1 y y gp2 n n gp3 y (1) y gp4 n n gp5 n n note 1: when mclre = 1 , the weak pull-up on gp3/mclr is always enabled. 2: wpu = weak pull-up; wu = wake-up.
PIC12F529T48A ds41634a-page 26 preliminary ? 2012 microchip technology inc. register 6-1: gpio: gpio register u-0 u-0 r/w-x r/w-x r/w-x r/w-x r/w-x r/w-x ? ? gp5 gp4 gp3 gp2 gp1 gp0 bit 7 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 7-6 unimplemented: read as ? 0 ? bit 5-0 gp<5:0> : gpio i/o pin bits 1 = gpio pin is >v ih min. 0 = gpio pin is : gpio tri-state control bits 1 = gpio pin configured as an input (tri-stated) 0 = gpio pin configured as an output
? 2012 microchip technology inc. preliminary ds41634a-page 27 PIC12F529T48A 6.3 i/o interfacing the equivalent circuit for an i/o port pin is shown in figure 6-1 . all port pins, except gp3 which is input only, may be used for both input and output operations. for input operations, these ports are non-latching. any input must be present until read by an input instruction (e.g., movf gpio, w ). the outputs are latched and remain unchanged until the output latch is rewritten. to use a port pin as output, the corresponding direction control bit in trisgpio must be cleared (= 0 ). for use as an input, the corresponding trisgpio bit must be set. any i/o pin (except gp3) can be programmed individually as input or output. figure 6-1: PIC12F529T48A equivalent circuit for i/o pins ? gp0/gp1 v dd v dd i/o pin v ss pin change q d wake-up on change latch q d q q d ck q data latch tris latch rd port tris ?f? wreg wr data gpp u ck ck gp0/icspdat gp1/icspclk ? general purpose i/o ? general purpose i/o ? in-circuit serial programming? data ? in-circuit serial programming? clock ? wake-up on input change trigger ? wake-up on input change trigger
PIC12F529T48A ds41634a-page 28 preliminary ? 2012 microchip technology inc. figure 6-2: gp2/tock1 v dd i/o pin v ss q d q q d ck q data latch tris latch rd port tris ?f? wreg wr data ck to ti m e r 0 tocs ? general purpose i/o ? a clock input for timer0
? 2012 microchip technology inc. preliminary ds41634a-page 29 PIC12F529T48A figure 6-3: gp4/osc2 v dd i/o pin v ss q d q q d ck q data latch tris latch rd port tris ?f? wreg wr port data bus ck intosc rc from osc1 oscillator circuit ? general purpose i/o ? a crystal resonator connection
PIC12F529T48A ds41634a-page 30 preliminary ? 2012 microchip technology inc. figure 6-4: gp5/osc1/clkin v dd i/o pin v ss q d q q d ck q data latch tris latch rd port tris ?f? wreg wr port data bus ck from osc2 oscillator circuit ? general purpose i/o ? a crystal resonator connection ? a clock input
? 2012 microchip technology inc. preliminary ds41634a-page 31 PIC12F529T48A figure 6-5: gp3 (with weak pull- up and wake-up on change) table 6-2: summary of port registers data bus rd port note 1: gp3/mclr pin has a protection diode to v ss only. gppu d ck q pin change mclre reset input pin (1) weak v ss wake-up on change latch name bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 register on page gpio ? ? gp5 gp4 gp3 gp2 gp1 gp0 26 trisgpio ? ? trisgpio5 trisgpio4 trisgpio3 trisgpio2 trisgpio1 trisgpio0 26 status gpwuf pa1 pa0 to pd zdcc 18 option gpwu gppu t0cs t0se psa ps2 ps1 ps0 19 legend: x = unknown, u = unchanged, ? = unimplemented, read as ? 0 ?, shaded cells = unimplemented, read as ? 0 ?, q = depends on the condition
PIC12F529T48A ds41634a-page 32 preliminary ? 2012 microchip technology inc. 6.4 i/o programming considerations 6.4.1 bidirectional i/o ports some instructions operate internally as read followed by write operations. the bcf and bsf instructions, for example, read the entire port into the cpu, execute the bit operation and re-write the result. caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. for example, a bsf operation on bit 5 of gpio will cause all eight bits of gpio to be read into the cpu, bit 5 to be set and the gpio value to be written to the output latches. if another bit of gpio is used as a bidirectional i/o pin (say bit 0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the cpu and rewritten to the data latch of this particular pin, overwriting the previous content. as long as the pin stays in the input mode, no problem occurs. however, if bit 0 is switched into output mode later on, the content of the data latch may now be unknown. example 6-1 shows the effect of two sequential read-modify-write instructions (e.g., bcf, bsf , etc.) on an i/o port. a pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin (?wired or?, ?wired and?). the resulting high output currents may damage the chip. example 6-1: read-modify-write instructions on an i/o port 6.4.2 successive operations on i/o ports the actual write to an i/o port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle ( figure 6-6 ). therefore, care must be exercised if a write, followed by a read operation, is carried out on the same i/o port. the sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction causes that file to be read into the cpu. otherwise, the previous state of that pin may be read into the cpu rather than the new state. when in doubt, it is better to separate these instructions with a nop or another instruction not accessing this i/o port. figure 6-6: successive i/o operation ;initial gpio settings ;gpio<5:3> inputs ;gpio<2:0> outputs ; ; gpio latch gpio pins ; ---------- ---------- bcf gpio, 5 ;--01 -ppp --11 pppp bcf gpio, 4 ;--10 -ppp --11 pppp movlw 007h; tris gpio ;--10 -ppp --11 pppp ; note 1: the user may have expected the pin values to be ? --00 pppp ?. the 2nd bcf caused gp5 to be latched as the pin value (high). pc pc + 1 pc + 2 pc + 3 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 instruction fetched gp<5:0> movwf gpio nop port pin sampled here nop movf gpio , w instruction executed movwf gpio (write to gpio) nop movf portb,w this example shows a write to gpio followed by a read from gpio. data setup time = (0.25 t cy ? t pd ) where: t cy = instruction cycle. t pd = propagation delay therefore, at higher clock frequencies, a write followed by a read may be problematic. (read portb) port pin written here
? 2012 microchip technology inc. preliminary ds41634a-page 33 PIC12F529T48A 7.0 timer0 module and tmr0 register the timer0 module has the following features: ? 8-bit timer/counter register, tmr0 ? readable and writable ? 8-bit software programmable prescaler ? internal or external clock select: - edge select for external clock figure 7-1 is a simplified block diagram of the timer0 module. timer mode is selected by clearing the t0cs bit (option<5>). in timer mode, the timer0 module will increment every instruction cycle (without prescaler). if the tmr0 register is written, the increment is inhibited for the following two cycles ( figure 7-2 and figure 7-3 ). the user can work around this by writing an adjusted value to the tmr0 register. counter mode is selected by setting the t0cs bit (option<5>). in this mode, timer0 will increment either on every rising or falling edge of pin t0cki. the t0se bit (option<4>) determines the source edge. clearing the t0se bit selects the rising edge. restric- tions on the external clock input are discussed in detail in section7.1 ?using timer0 with an external clock? . the prescaler may be used by either the timer0 module or the watchdog timer, but not both. the prescaler assignment is controlled in software by the control bit, psa (option<3>). clearing the psa bit will assign the prescaler to timer0. the prescaler is not readable or writable. when the prescaler is assigned to the timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. section 7.2 ?prescaler? details the operation of the prescaler. a summary of registers associated with the timer0 module is found in ta bl e 7 - 1 . the timer0 contained in the cpu core follows the standard baseline definition. figure 7-1: timer0 block diagram figure 7-2: timer0 timing: in ternal clock/no prescale note 1: bits t0cs, t0se, psa, ps2, ps1 and ps0 are located in the option register. 2: the prescaler is shared with the watchdog timer. t0cki t0se (1) 0 1 1 0 pin t0cs (1) f osc /4 programmable prescaler (2) sync with internal clocks tmr0 reg psout (2-cycle delay) psout data bus 8 psa (1) ps2, ps1, ps0 (1) 3 sync pc ? 1 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 instruction fetch timer0 pc pc + 1 pc + 2 pc + 3 pc + 4 pc + 6 t0 t0 + 1 t0 + 2 nt0 nt0 + 1 nt0 + 2 movwf tmr0 movf tmr0,w movf tmr0,w movf tmr0,w movf tmr0,w movf tmr0,w write tmr0 executed read tmr0 reads nt0 read tmr0 reads nt0 read tmr0 reads nt0 read tmr0 reads nt0 + 1 read tmr0 reads nt0 + 2 instruction executed pc + 5 pc (program counter)
PIC12F529T48A ds41634a-page 34 preliminary ? 2012 microchip technology inc. figure 7-3: timer0 timing: internal clock/prescale 1:2 table 7-1: registers associated with timer0 address name bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 register on page 01h tmr0 timer0 ? 8-bit real-time clock/counter 33* n/a option gpwu gppu t0cs t0se psa ps2 ps1 ps0 19 n/a trisgpio ? ? trisgpio5 trisgpio4 trisgpio3 trisgpio2 trisgpio1 trisgpio0 26 legend: x = unknown, u = unchanged, ? = unimplemented, read as ? 0 ?, shaded cells = unimplemented, read as ? 0 ? * page provides register information. pc ? 1 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 instruction fetch timer0 pc pc + 1 pc + 2 pc + 3 pc + 4 pc + 6 t0 t0 + 1 nt0 nt0 + 1 movwf tmr0 movf tmr0,w movf tmr0,w movf tmr0,w movf tmr0,w movf tmr0,w write tmr0 executed read tmr0 reads nt0 read tmr0 reads nt0 read tmr0 reads nt0 read tmr0 reads nt0 + 1 read tmr0 reads nt0 + 2 instruction executed pc + 5 pc (program counter)
? 2012 microchip technology inc. preliminary ds41634a-page 35 PIC12F529T48A 7.1 using timer0 with an external clock when an external clock input is used for timer0, it must meet certain requirements. the external clock requirement is due to internal phase clock (t osc ) synchronization. also, there is a delay in the actual incrementing of timer0 after synchronization. 7.1.1 external clock synchronization when no prescaler is used, the external clock input is the same as the prescaler output. the synchronization of t0cki with the internal phase clocks is accom- plished by sampling the prescaler output on the q2 and q4 cycles of the internal phase clocks ( figure 7-4 ). therefore, it is necessary for t0cki to be high for at least two t osc (and a small rc delay of two tt0h) and low for at least two t osc (and a small rc delay of two tt0h). refer to the electrical specification of the desired device. when a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler, so that the prescaler output is symmetrical. for the external clock to meet the sampling require- ment, the ripple counter must be taken into account. therefore, it is necessary for t0cki to have a period of at least four t osc (and a small rc delay of four tt0h) divided by the prescaler value. the only requirement on t0cki high and low time is that they do not violate the minimum pulse width requirement of tt0h. refer to parameters 40, 41 and 42 in the electrical specification of the desired device. 7.1.2 timer0 increment delay since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the timer0 module is actually incremented. figure 7-4 shows the delay from the external clock edge to the timer incrementing. figure 7-4: timer0 timing with external clock increment timer0 (q4) external clock input or q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 q1 q2 q3 q4 timer0 t0 t0 + 1 t0 + 2 small pulse misses sampling external clock/prescaler output after sampling (3) prescaler output (2) (1) note 1: delay from clock input change to timer0 increment is three t osc to seven t osc . (duration of q = t osc ). therefore, the error in measuring the interval between two edges on timer0 input = 4 t osc max. 2: external clock if no prescaler selected; prescaler output otherwise. 3: the arrows indicate the times at which sampling occurs.
PIC12F529T48A ds41634a-page 36 preliminary ? 2012 microchip technology inc. 7.2 prescaler an 8-bit counter is available as a prescaler for the timer0 module or as a postscaler for the watchdog timer (wdt), respectively (see section 8.6 ?watch- dog timer (wdt)? ). for simplicity, this counter is being referred to as ?prescaler? throughout this data sheet. the psa and ps<2:0> bits (option<3:0>) determine prescaler assignment and prescale ratio. when assigned to the timer0 module, all instructions writing to the tmr0 register (e.g., clrf tmr0 , movwf tmr0, etc.) will clear the prescaler. when assigned to wdt, a clrwdt instruction will clear the prescaler along with the wdt. the prescaler is neither readable nor writable. on a reset, the prescaler contains all ? 0 ?s. 7.2.1 switching prescaler assignment the prescaler assignment is fully under software control (i.e., it can be changed ?on-the-fly? during program execution). to avoid an unintended device reset, the following instruction sequence ( example 7-1 ) must be executed when changing the prescaler assignment from timer0 to the wdt. example 7-1: changing prescaler (timer0 ?? wdt) to change the prescaler from the wdt to the timer0 module, use the sequence shown in example 7-2 . this sequence must be used even if the wdt is disabled. a clrwdt instruction should be executed before switching the prescaler. example 7-2: changing prescaler (wdt ?? timer0) note: the prescaler may be used by either the timer0 module or the wdt, but not both. thus, a prescaler assignment for the timer0 module means that there is no prescaler for the wdt and vice versa. clrwdt ;clear wdt clrf tmr0 ;clear tmr0 and prescaler movlw b?00xx1111? option clrwdt ;ps<2:0> are 000 or 001 movlw b?00xx1xxx? ;set postscaler to option ;desired wdt rate clrwdt ;clear wdt and ;prescaler movlw b?xxxx0xxx? ;select tmr0, new ;prescale value and ;clock source option
? 2012 microchip technology inc. preliminary ds41634a-page 37 PIC12F529T48A figure 7-5: block diagram of the timer0/wdt prescaler (1) t0cki t0se pin t cy (= f osc /4) sync 2 cycles tmr0 reg 8-bit prescaler 8-to-1 mux m mux watchdog timer psa 0 1 0 1 wdt time-out ps<2:0> 8 psa wdt enable bit 0 1 0 1 data bus 8 psa t0cs m u x m u x u x note 1: t0cs, t0se, psa, ps<2:0> are bits in the option register.
PIC12F529T48A ds41634a-page 38 preliminary ? 2012 microchip technology inc. notes:
? 2012 microchip technology inc. preliminary ds41634a-page 39 PIC12F529T48A 8.0 special features of the cpu what sets a microcontroller apart from other processors are special circuits that deal with the needs of real-time applications. the PIC12F529T48A microcontroller has a host of such features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. these features are: ? oscillator selection ? reset: - power-on reset (por) - device reset timer (drt) - wake-up from sleep on pin change ? watchdog timer (wdt) ? sleep ? code protection ? id locations ? in-circuit serial programming? the PIC12F529T48A device has a watchdog timer, which can be shut off only through configuration bit wdte. it runs off of its own rc oscillator for added reliability. if using xt or lp selectable oscillator options, there is always an 18 ms (nominal) delay provided by the device reset timer (drt), intended to keep the chip in reset until the crystal oscillator is stable. if using intrc or extrc, the drt provides a 1 ms (nominal) delay. the sleep mode is designed to offer a very low-current power-down mode. the user can wake-up the device from sleep through a change-on-input-pin or through a watchdog timer time-out. several oscillator options are also made available to allow the part to fit the application, including an internal 4 mhz or 8 mhz oscillator. the extrc oscillator option saves system cost while the lp crystal option saves power. a set of configuration bits are used to select various options. 8.1 configuration bits the PIC12F529T48A configuration words consist of 12 bits. configuration bits can be programmed to select various device configurations. two bits are for the selection of the oscillator type; one bit is the watchdog timer enable bit, one bit is the mclr enable bit and six bits are for code protection ( register 8-1 ).
PIC12F529T48A ds41634a-page 40 preliminary ? 2012 microchip technology inc. register 8-1: config: co nfiguration word register (1) u-1 p-1 p-1 p-1 p-1 r/p-1 r/p-1 r/p-1 r/p-1 r/p-1 r/p-1 r/p-1 ? cp3 cp2 cp1 cp0 cpdf ioscfs mclre cp wdte fosc1 fosc0 bit 11 bit 0 legend: r = readable bit w = writable bit u = unimplemented bit, read as ?0? -n = value at por ?1? = bit is set ?0? = bit is cleared x = bit is unknown bit 11 unimplemented : read as ? 1 ? bit 10-7 cp<3:0>: enhanced code protect bits 1011 = code protect disabled 0010 = code protect enabled all others = memory access disabled (3) bit 6 cpdf : code protection bit ? flash data memory 1 = code protection off 0 = code protection on bit 5 ioscfs: internal oscillator frequency select bit 1 = 8 mhz intosc speed 0 = 4 mhz intosc speed bit 4 mclre: master clear enable bit 1 =gp3/mclr pin functions as mclr 0 = gp3/mclr pin functions as gp3, mclr internally tied to v dd bit 3 cp: configuration word parity bit (4) 1 = parity bit set 0 = parity bit clear bit 2 wdte: watchdog timer enable bit 1 = wdt enabled 0 = wdt disabled bit 1-0 fosc<1:0>: oscillator selection bits 00 = lp oscillator with 18 ms drt (2) 01 = xt oscillator with 18 ms drt (2) 10 = intrc with 1 ms drt (2) 11 = extrc with 1 ms drt (2) note 1: refer to the ?PIC12F529T48A memory programming specification ?, ds41619 to determine how to program/erase the configuration word. 2: drt length (18 ms or 1 ms) is a function of clock mode selection. it is the responsibility of the application designer to ensure the use of either 18 ms (nominal) drt or the 1 ms (nominal) drt will result in acceptable operation. refer to figure 12-1 for v dd rise time and stability requirements for this mode of operation. 3: see section 8.9 ?program verification/code protection? . 4: set or clear to create odd parity with configuration word excluding cp<3:0> .
? 2012 microchip technology inc. preliminary ds41634a-page 41 PIC12F529T48A 8.2 oscillator configurations 8.2.1 oscillator types the PIC12F529T48A device can be operated in up to four different oscillator modes. the user can program using the configuration bits (fosc<1:0>), to select one of these modes: ? lp: low-power crystal ? xt: crystal/resonator ? intrc: internal 4 mhz or 8 mhz oscillator ? extrc: external resistor/capacitor 8.2.2 crystal oscillator/ceramic resonators in xt or lp modes, a crystal or ceramic resonator is connected to the (gp5)/osc1/(clkin) and (gp4)/osc2 pins to establish oscillation ( figure 8-1 ). the PIC12F529T48A oscillator designs require the use of a parallel cut crystal. use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. when in xt or lp modes, the device can have an external clock source drive the (gp5)/osc1/clkin pin ( figure 8-2 ). when the part is used in this fashion, the output drive levels on the osc2 pin are very weak. this pin should be left open and unloaded. also when using this mode, the external clock should observe the frequency limits for the clock mode chosen (xt or lp). figure 8-1: crystal operation (or ceramic resonator) (xt or lp osc configuration) figure 8-2: external clock input operation (xt or lp osc configuration) table 8-1: capacitor selection for ceramic resonators (1) table 8-2: capacitor selection for crystal oscillator ? PIC12F529T48A (2) note 1: the user should verify that the device oscillator starts and performs as expected. adjusting the loading capaci- tor values and/or the oscillator mode may be required. note 1: see capacitor selection tables for recommended values of c1 and c2. 2: a series resistor (rs) may be required for at strip cut crystals. 3: rf approx. value = 10 m ? . c1 (1) c2 (1) xtal osc2 osc1 rf (3) sleep to internal logic rs (2) PIC12F529T48A osc. type resonator freq. cap. range c1 cap. range c2 xt 4.0 mhz 30 pf 30 pf note 1: component values shown are for design guidance only. since each resonator has its own characteristics, the user should consult the resonator manufacturer for appropriate values of external compo- nents. osc. type resonator freq. cap.range c1 cap. range c2 lp 32 khz (1) 15 pf 15 pf xt 200 khz 1 mhz 4 mhz 47-68 pf 15 pf 15 pf 47-68 pf 15 pf 15 pf note 1: for v dd > 4.5v, c1 = c2 ? 30 pf is recommended. 2: component values shown are for design guidance only. rs may be required to avoid overdriving crystals with low drive level specification. since each crystal has its own characteristics, the user should consult the crystal manufacturer for appropriate values of external compo- nents. clock from ext. system osc1 osc2 open PIC12F529T48A
PIC12F529T48A ds41634a-page 42 preliminary ? 2012 microchip technology inc. 8.2.3 external crystal oscillator circuit either a prepackaged oscillator or a simple oscillator circuit with ttl gates can be used as an external crystal oscillator circuit. prepackaged oscillators provide a wide operating range and better stability. a well-designed crystal oscillator will provide good performance with ttl gates. two types of crystal oscillator circuits can be used: one with parallel resonance, or one with series resonance. figure 8-3 shows implementation of a parallel resonant oscillator circuit. the circuit is designed to use the fundamental frequency of the crystal. the 74as04 inverter performs the 180-degree phase shift that a parallel oscillator requires. the 4.7 k ? resistor provides the negative feedback for stability. the 10 k ? potentiometers bias the 74as04 in the linear region. this circuit could be used for external oscillator designs. figure 8-3: external parallel resonant crystal oscillator circuit figure 8-4 shows a series resonant oscillator circuit. this circuit is also designed to use the fundamental frequency of the crystal. the inverter performs a 180-degree phase shift in a series resonant oscillator circuit. the 330 ? resistors provide the negative feedback to bias the inverters in their linear region. figure 8-4: external series resonant crystal oscillator circuit 8.2.4 external rc oscillator for timing insensitive applications, the rc circuit option offers additional cost savings. the rc oscillator frequency is a function of the supply voltage, the resistor (r ext ) and capacitor (c ext ) values, and the operating temperature. in addition to this, the oscillator frequency will vary from unit-to-unit due to normal process parameter variation. furthermore, the difference in lead frame capacitance between package types will also affect the oscillation frequency, especially for low c ext values. the user also needs to take into account variation due to tolerance of external r and c components used. figure 8-5 shows how the r/c combination is connected to the PIC12F529T48A device. for r ext values below 3.0 k ? , the oscillator operation may become unstable, or stop completely. for very high r ext values (e.g., 1 m ? ), the oscillator becomes sensitive to noise, humidity and leakage. it is recommended keeping r ext between 5.0 k ? and 100 k ? . although the oscillator will operate with no external capacitor (c ext = 0 pf), it is recommended using values above 20 pf for noise and stability reasons. with no or small external capacitance, the oscillation frequency can vary dramatically due to changes in external capacitances, such as pcb trace capacitance or package lead frame capacitance. see figure 12-1 and figure 12-2 . figure 8-5: external rc oscillator mode 20 pf +5v 20 pf 10k 4.7k 10k 74as04 xtal 10k 74as04 PIC12F529T48A clkin to o t h e r devices 330 74as04 74as04 clkin to other devices xtal 330 74as04 0.1 mf PIC12F529T48A v dd r ext c ext v ss osc1 internal clock pic16f529t48a n
? 2012 microchip technology inc. preliminary ds41634a-page 43 PIC12F529T48A 8.2.5 internal 4/8 mhz rc oscillator the internal rc oscillator provides a fixed 4/8 mhz (nominal) system clock at v dd = 3.5v and 25c, (see section 12.0 ?electrical characteristics? for information on variation over voltage and temperature). in addition, a calibration instruction is programmed into the last address of memory, which contains the calibration value for the internal rc oscillator. this location is always non-code-prot ected, regardless of the code-protect settings. this value is programmed as a movlw xx instruction where xx is the calibration value, and is placed at the reset vector. this will load the w register with the calibration value upon reset and the pc will then roll over to the users program at address 0x000. the user then has the option of writing the value to the osccal register (05h) or ignoring it. osccal, when written to with the calibration value, will ?trim? the internal oscillator to remove process variation from the oscillator frequency. for the PIC12F529T48A device, only bits <7:1> of osccal are used for calibration. see register 4-3 for more information. 8.3 reset the device differentiates between various kinds of reset: ? power-on reset (por) ?mclr reset during normal operation ?mclr reset during sleep ? wdt time-out reset during normal operation ? wdt time-out reset during sleep ? wake-up from sleep on pin change some registers are not reset in any way, and they are unknown on power-on reset (por) and unchanged in any other reset. most other registers are reset to ?reset state? on power-on reset (por), mclr , wdt or wake-up on pin change reset during normal operation. they are not affected by a wdt reset during sleep or mclr reset during sleep, since these resets are viewed as resumption of normal operation. table 8-3: reset conditions for registers note: erasing the device will also erase the pre-programmed internal calibration value for the internal oscillator. the calibration value must be read prior to erasing the part so it can be reprogrammed correctly later. note: the bit 0 of the osccal register is unimplemented and should be written as ? 0 ? when modifying osccal for compatibility with future devices. register address power-on reset mclr reset, wdt time-out, wake-up on pin change w? qqqq qqq0 (1) qqqq qqq0 (1) indf 00h xxxx xxxx uuuu uuuu tmr0 01h xxxx xxxx uuuu uuuu pcl 02h 1111 1111 1111 1111 status 03h 0001 1xxx q00q quuu (2), (3) fsr 04h 110x xxxx 11uu uuuu osccal 05h 1111 111- uuuu uuu- portb 06h --xx xxxx --uu uuuu option ? 1111 1111 1111 1111 tris ? --11 1111 --11 1111 bsr ? ---- -000 ---- -000 eecon 21h ---0 x000 ---0 q000 eedata 25h xxxx xxxx uuuu uuuu eeadr 26h --xx xxxx --uu uuuu legend: u = unchanged, x = unknown, ? = unimplemented bit, read as ? 0 ?, q = value depends on condition. note 1: bits <7:1> of w register contain oscillator calibration values due to movlw xx instruction at top of memory. 2: see table 8-4 for reset value for specific conditions. 3: if reset was due to wake-up on pin change, then bit 7 = 1 . all other resets will cause bit 7 = 0 .
PIC12F529T48A ds41634a-page 44 preliminary ? 2012 microchip technology inc. table 8-4: reset condition for special registers 8.3.1 mclr enable this configuration bit, when unprogrammed (left in the ? 1 ? state), enables the external mclr function. when programmed, the mclr function is tied to the internal v dd and the pin is assigned to be a i/o. see figure 8-6 . figure 8-6: mclr select 8.4 power-on reset (por) the PIC12F529T48A device incorporates an on-chip power-on reset (por) circuitry, which provides an internal chip reset for most power-up situations. the on-chip por circuit holds the chip in reset until v dd has reached a high enough level for proper operation. to take advantage of the internal por, program the gp3/mclr /v pp pin as mclr and tie through a resistor to v dd , or program the pin as gp3, in which case, an internal weak pull-up resistor is implemented using a transistor (refer to table 12-3 for the pull-up resistor ranges). this will eliminate external rc components usually needed to create a power-on reset. a maximum rise time for v dd is specified. see section 12.0 ?electrical characteristics? for details. when the devices start normal operation (exit the reset condition), device operating parameters (voltage, frequency, temperature,...) must be met to ensure operation. if these conditions are not met, the devices must be held in reset until the operating parameters are met. a simplified block diagram of the on-chip power-on reset circuit is shown in figure 8-7 . the power-on reset circuit and the device reset timer (see section 8.5 ?device reset timer (drt)? ) circuit are closely related. on power-up, the reset latch is set and the drt is reset. the drt timer begins counting once it detects mclr to be high. after the time-out period, which is typically 18 ms or 1 ms, it will reset the reset latch and thus end the on-chip reset signal. a power-up example where mclr is held low is shown in figure 8-8 . v dd is allowed to rise and stabilize before bringing mclr high. the chip will actually come out of reset t drt after mclr goes high. in figure 8-9 , the on-chip power-on reset feature is being used (mclr and v dd are tied together or the pin is programmed to be gp3). the v dd is stable before the start-up timer times out and there is no problem in getting a proper reset. however, figure 8-10 depicts a problem situation where v dd rises too slowly. the time between when the drt senses that mclr is high and when mclr and v dd actually reach their full value, is too long. in this situation, when the start-up timer times out, v dd has not reached the v dd (min) value and the chip may not function correctly. for such situations, we recommend that external rc circuits be used to achieve longer por delay times ( figure 8-9 ). for additional information, refer to application note an522, ? power-up considerations ? (ds00522). status addr: 03h power-on reset 0-01 1xxx mclr reset during normal operation 0-0u uuuu mclr reset during sleep 0-01 0uuu wdt reset during sleep 0-00 0uuu wdt reset normal operation 0-00 uuuu wake-up from sleep on pin change 1-01 0uuu legend: u = unchanged, x = unknown gp3/mclr /v pp mclre internal mclr gppu note: when the devices start normal operation (exit the reset condition), device operat- ing parameters (voltage, frequency, tem- perature, etc.) must be met to ensure operation. if these conditions are not met, the device must be held in reset until the operating conditions are met.
? 2012 microchip technology inc. preliminary ds41634a-page 45 PIC12F529T48A figure 8-7: simplified block di agram of on-chip reset circuit figure 8-8: time-out sequ ence on power-up (mclr pulled low) figure 8-9: time-out sequ ence on power-up (mclr tied to v dd ): fast v dd rise time sq r q v dd gp3/mclr /v pp power-up detect por (power-on reset) wdt reset chip reset mclre wake-up on pin change reset start-up timer (10 ? s, 1 ms wdt time-out pin change sleep mclr reset or 18 ms) v dd mclr internal por drt time-out internal reset tdrt v dd mclr internal por drt time-out internal reset tdrt
PIC12F529T48A ds41634a-page 46 preliminary ? 2012 microchip technology inc. figure 8-10: time-out sequ ence on power-up (mclr tied to v dd ): slow v dd rise time v dd mclr internal por drt time-out internal reset tdrt v1 note: when v dd rises slowly, the t drt time-out expires long before v dd has reached its final value. in this example, the chip will reset properly if, and only if, v1 ? v dd min.
? 2012 microchip technology inc. preliminary ds41634a-page 47 PIC12F529T48A 8.5 device reset timer (drt) on the PIC12F529T48A device, the drt runs any time the device is powered up. drt runs from reset and varies based on oscillator selection and reset type (see table 8-5 ). the drt operates on an internal rc oscillator. the processor is kept in reset as long as the drt is active. the drt delay allows v dd to rise above v dd min. and for the oscillator to stabilize. oscillator circuits based on crystals or ceramic resonators require a certain time after power-up to establish a stable oscillation. the on-chip drt keeps the devices in a reset condition after mclr has reached a logic high (v ih mclr ) level. programming gp3/mclr /v pp as mclr and using an external rc network connected to the mclr input is not required in most cases. this allows savings in cost-sensitive and/or space restricted applications, as well as allowing the use of the gp3/mclr /v pp pin as a general purpose input. the device reset time delays will vary from chip-to-chip due to v dd , temperature and process variation. see ac parameters for details. the drt will also be triggered upon a watchdog timer time-out from sleep. this is particularly important for applications using the wdt to wake from sleep mode automatically. reset sources are por, mclr , wdt time-out and wake-up on pin change. see section 8.8.2 ?wake-up from sleep? , notes 1, 2 and 3. table 8-5: drt (device reset timer period) 8.6 watchdog timer (wdt) the watchdog timer (wdt) is a free running on-chip rc oscillator, which does not require any external components. this rc oscillator is separate from the external rc oscillator of the (gp5)/osc1/clkin pin and the internal 4 or 8 mhz oscillator. this means that the wdt will run even if the main processor clock has been stopped, for example, by execution of a sleep instruction. during normal operation or sleep, a wdt reset or wake-up reset, generates a device reset. the to bit (status<4>) will be cleared upon a watchdog timer reset. the wdt can be permanently disabled by programming the configuration wdte as a ? 0 ? (see section 8.1 ?configuration bits? ). refer to the PIC12F529T48A programming specification (ds41316) to determine how to access the configuration word. 8.6.1 wdt period the wdt has a nominal time-out period of 18 ms, (with no prescaler). if a longer time-out period is desired, a prescaler with a division ratio of up to 1:128 can be assigned to the wdt (under software control) by writing to the option register. thus, a time-out period of a nominal 2.3 seconds can be realized. these periods vary with temperature, v dd and part-to-part process variations (see dc specs). under worst-case conditions (v dd = min., temperature = max., max. wdt prescaler), it may take several seconds before a wdt time-out occurs. 8.6.2 wdt programming considerations the clrwdt instruction clears the wdt and the postscaler, if assigned to the wdt, and prevents it from timing out and generating a device reset. the sleep instruction resets the wdt and the postscaler, if assigned to the wdt. this gives the maximum sleep time before a wdt wake-up reset. oscillator configuration por reset subsequent resets intosc, extrc 1 ms (typical) 10 ? s (typical) lp, xt 18 ms (typical) 18 ms (typical)
PIC12F529T48A ds41634a-page 48 preliminary ? 2012 microchip technology inc. figure 8-11: watchdo g timer block diagram table 8-6: summary of register associated with the watchdog timer name bit 7 bit 6 bit 5 bit 4 bit 3 bit 2 bit 1 bit 0 register on page option gpwu gppu t0cs t0se psa ps2 ps1 ps0 19 legend: shaded boxes = not used by watchdog timer. ( figure 7-1 ) postscaler note 1: psa, ps<2:0> are bits in the option register. wdt time-out watchdog time from timer0 clock source wdt enable configuration bit psa postscaler 8-to-1 mux ps<2:0> ( figure 7-3 ) to timer0 0 1 m u x 1 0 psa mux
? 2012 microchip technology inc. preliminary ds41634a-page 49 PIC12F529T48A 8.7 time-out sequence, power-down and wake-up from sleep status bits (to , pd , gpwuf) the to , pd and (gpwuf) bits in the status register can be tested to determine if a reset condition has been caused by a power-up condition, a mclr or watchdog timer (wdt) reset. table 8-7: to /pd /(gpwuf) status after reset (1) 8.8 power-down mode (sleep) a device may be powered down (sleep) and later powered up (wake-up from sleep). 8.8.1 sleep the power-down mode is entered by executing a sleep instruction. if enabled, the watchdog timer will be cleared but keeps running, the to bit (status<4>) is set, the pd bit (status<3>) is cleared and the oscillator driver is turned off. the i/o ports maintain the status they had before the sleep instruction was executed (driving high, driving low or high-impedance). for lowest current consumption while powered down, the t0cki input should be at v dd or v ss and the gp3/mclr /v pp pin must be at a logic high level if mclr is enabled. 8.8.2 wake-up from sleep the device can wake-up from sleep through one of the following events: 1. an external reset input on gp3/mclr /v pp pin, when configured as mclr . 2. a watchdog timer time-out reset (if wdt was enabled). 3. a change on input pin gp0, gp1 and gp3 when wake-up on change is enabled. these events cause a device reset. the to , pd and gpwuf bits can be used to determine the cause of a device reset. the to bit is cleared if a wdt time-out occurred (and caused wake-up). the pd bit, which is set on power-up, is cleared when sleep is invoked. the gpwuf bit indicates a change in state while in sleep at pins gp0, gp1 and gp3 (since the last file or bit operation on gpio port). the wdt is cleared when the device wakes from sleep, regardless of the wake-up source. gpwuf to pd reset caused by 000 wdt wake-up from sleep 00u wdt time-out (not from sleep) 010 mclr wake-up from sleep 011 power-up 0uu mclr not during sleep 110 wake-up from sleep on pin change legend: u = unchanged note 1: the to , pd and gpwuf bits maintain their status ( u ) until a reset occurs. a low-pulse on the mclr input does not change the to , pd and gpwuf status bits. note: a reset generated by a wdt time-out does not drive the mclr pin low. caution right before entering sleep, read the input pins. when in sleep, wake-up occurs when the values at the pins change from the state they were in at the last reading. if a wake-up on change occurs and the pins are not read before re-entering sleep, a wake-up will occur immediately even if no pins change while in sleep mode.
PIC12F529T48A ds41634a-page 50 preliminary ? 2012 microchip technology inc. 8.9 program verification/code protection code protection is enabled or disabled by writing the correct value to the cp<3:0> bits of the configuration register. these bits must be written every time the device is erased. if the code protection bits have not been enabled, the on-chip program and data memory can be read out for verification purposes. the last location (the oscillator calibration value) can be read, regardless of the setting of the program memory's code protection bit. if the code protect bit specific to the flash data memory is programmed, then none of the contents of this memory region can be verified externally. refer to PIC12F529T48A/t39a memory programming specification (ds41619) for more information on programming the configuration word. 8.10 id locations four memory locations are designated as id locations where users can store c hecksum or other code identification numbers. these locations are not accessible during normal execution, but are readable and writable during program/verify. use only the lower 4 bits of the id locations. the upper bits should be programmed as 0s. 8.11 in-circuit serial programming? the PIC12F529T48A device can be serially programmed while in the end application circuit. this is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. this allows users to manufacture boards with unprogrammed PIC12F529T48A device and then program the PIC12F529T48A device just before shipping the product. this also allows the most recent firmware, or a custom firmware, to be programmed. the PIC12F529T48A device is placed into a program/verify mode by holding the gp1 and gp0 pins low while raising the mclr (v pp ) pin from v il to v ihh (see programming specification). the gp1 pin becomes the programming clock, and the gp0 pin becomes the programming data. both gp1 and gp0 pins are schmitt trigger inputs in this mode. after reset, a 6-bit command is then supplied to the device. depending on the command, 14 bits of program data are then supplied to or from the device, depending if the command was a load or a read. for complete details of serial programming, please refer to the ?PIC12F529T48A/t39a memory programming specification ,? (ds41619). a typical in-circuit serial programming connection is shown in figure 8-12 . figure 8-12: typical in-circuit serial programming connection note: the device code protection must be dis- abled before attempting to program flash memory. external connector signals to n o r m a l connections to n o r m a l connections PIC12F529T48A v dd v ss mclr /v pp gp1/icspclk gp0/icspdat v dd v ss v pp clk data v dd
? 2012 microchip technology inc. preliminary ds41634a-page 51 PIC12F529T48A 9.0 rf transmitter the rf transmitter is a fully integrated transmitter, capable of frequency-shift keying (fsk) and on-off keying (ook) modulation of an input data stream. the transmitter is capable of operating in preset or advanced mode. the preset mode configures the rf transmitter in one or two fixed configurations. 9.1 mode selection two modes of operation are supported: preset and advanced. preset mode allows operation in one of two preconfigured modes. advanced mode allows full con- figuration of all features of the transmitter. mode selec- tion is made by applying a logical ? 1 ? or ? 0 ? on the ctrl pin during power-up, followed by a clock signal on the data pin if advanced mode is required. figure 9-1: mode selection 9.1.1 preset mode in preset mode, the transmitter is configured according to ta b l e 9 - 1 . one of the two configuration modes can be selected by changing the logical state of the ctrl pin at power-up. the timing of a typical transmit opera- tion in preset mode is shown in figure 9-2 . a rising edge on the data pin activates the transmitter. data must be held high for the start-up time, t wake , while the transmitter transitions out of sleep mode. signals on the data pin, after the start-up time has elapsed, are then transmitted. the transition back to sleep mode is managed auto- matically. in 868 mhz fsk mode, the transmitter returns to sleep mode after 2 ms of inactivity on the data line. in 434 mhz ook mode, the transmitter returns to sleep after 20 ms of inactivity. table 9-1: preset mode configurations figure 9-2: transmitter timing in preset mode circuit start-up wait t start check ctrl pin preset 434 mhz ook tx preset 868 mhz fsk tx advanced mode user-defined configuration clock signal logic ?1? logic ?0? ctrl configuration 1 ook 433.92 mhz, 10 dbm 0 fsk 868.3 mhz, f dev = 20 khz, 10 dbm note 1: while the logic level of the ctrl pin dur- ing t start does not have any effect on the device operation, the pin should not be connected to v dd through an imped- ance lower than 20 k ? or higher than 1 m ? . t wake t offt data rf out
PIC12F529T48A ds41634a-page 52 preliminary ? 2012 microchip technology inc. 9.1.2 advanced mode advanced mode allows full configuration of the trans- mitter by writing to the configuration register. writing and reading from this register is performed via a two-wire interface formed by the ctrl and data pins. advanced mode is enabled by applying a rising signal on the ctrl pin while driving data low. upon detec- tion of this rising edge, the data applied to the data pin is accepted as register configuration information. data bits are clocked on subsequent rising edges of the clock signal. the first bit of serial data selects register read or write operation. the timing for module configu- ration register ?write? is shown in figure 9-3 . when writ- ing, all 13 data bits must be written to the register. similarly, the configuration register may be read using the timing of figure 9-4 . when reading, all 13 bits of configuration and all 43 bits of test data must be read. the contents of the configuration register are described in table 9-2 . during the register ?write? or ?read? phases, the transmitter remains in sleep mode. the ctrl pin is sampled after t start has elapsed. the ctrl pin should not be allowed to float. figure 9-3: co nfiguration register ?write? figure 9-4: configurat ion register ?read? ctrl data r/w d11 d8 d5 d2 acc d12 d10 d9 d7 d6 d4 d3 d1 d0 0 0 0 ctrl data r/w 0 0 d10 d0 acc 000 d12 d11 d1 t42 t41 0 1 0 t1 t0 legend: data pin is an output. note 1: when reading the configuration register, 64 clock cycles on the ctrl pin must be issued, shifting out on the data pin the 13 configuration bits, plus 43 internal test bits. reading only the 13 configuration bits is not allowed.
? 2012 microchip technology inc. preliminary ds41634a-page 53 PIC12F529T48A figure 9-5: power-up timing when operating in advanced mode, two possibilities exist for operation of the transmitter, these are dependent upon the state of the tx mode bit (d12 of the register description in tab l e 9 - 2 ). when set to logical ? 0 ?, operation is identical to that of the preset mode. transmit operation will be in accor- dance with that of figure 9-2 with the time t offt corre- sponding to that set in the configuration register. note that prior to programming the default, logical ? 0 ?, configuration is loaded. note also that subsequent pro- gramming iterations can only be performed once the transmit cycle is finished ? including the time required for switching off the pa (t offt ). with tx mode (d12) set, the transmitter is placed directly in transmit mode. it will remain in transmit mode until a second register write operation clears the tx mode bit. refer to figure 9-6 . figure 9-6: manual control of transmitter v dd ctrl state t start don?t care valid logic level sleep power-up 3.7v 1.8v note 1: once in sleep mode, activity on the data pin (without clocking of the ctrl line) will trigger transmission according to the current configuration settings. care must be taken to avoid inadvertent transmissions. t ramp t wake twi config twi config t x off t x enable d12 = 1 d12 = 0 data ctrl rf out data transmission
PIC12F529T48A ds41634a-page 54 preliminary ? 2012 microchip technology inc. table 9-2: config uration register bit name value setting default notes ctrl = 0 ctrl = 1 d12 tx mode 0 preset 00 when set to ? 1 ?, the transmitter will continuously transmit 1 forced transmit d(11:9) frequency 000 418.00 mhz 100 010 rf operating center frequency 001 433.42 mhz 010 433.92 mhz 011 864.00 mhz 100 868.30 mhz 101 868.65 mhz 110 868.95 mhz 111 869.85 mhz d8 modulation 0 fsk 01 modulation format 1 ook d(7:5) freq. deviation 000 10 khz 010 010 fsk frequency deviation (not used in ook mode) 001 12.5 khz 010 20 khz 011 25 khz 100 40 khz 101 50 khz 110 80 khz 111 100 khz d4 rf power 0 0 dbm 11 programmed rf output power 1 10 dbm d3 t x timer 0 2 ms 01 transmit power-off timer, t offt 1 20 ms d(2:0) fine tuning 011 fc + 6 * pll step 000 000 fine tuning from programmed center frequency 010 fc + 4 * pll step 001 fc + 2 * pll step 000 fc + 0 * pll step 111 fc - 2 * pll step 110 fc - 4 * pll step 101 fc - 6 * pll step 100 fc - 8 * pll step
? 2012 microchip technology inc. preliminary ds41634a-page 55 PIC12F529T48A 10.0 instruction set summary the PIC12F529T48A instruction set is highly orthogo- nal and is comprised of three basic categories. ? byte-oriented operations ? bit-oriented operations ? literal and control operations each PIC12F529T48A instruction is a 12-bit word divided into an opcode , which specifies the instruction type, and one or more operands which further specify the operation of the instruction. the formats for each of the categories is presented in figure 10-1 , while the various opcode fields are summarized in table 10-1 . for byte-oriented instructions, ?f? represents a file reg- ister designator and ?d? represents a destination desig- nator. the file register designator specifies which file register is to be used by the instruction. the destination designator specifies where the result of the operation is to be placed. if ?d? is ? 0 ?, the result is placed in the w register. if ?d? is ? 1 ?, the result is placed in the file register specified in the instruction. for bit-oriented instructions, ?b? represents a bit field designator which selects the number of the bit affected by the operation, while ?f? represents the number of the file in which the bit is located. for literal and control operations, ?k? represents an 8 or 9-bit constant or literal value. table 10-1: opcode field descriptions all instructions are executed within a single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. in this case, the execution takes two instruction cycles. one instruction cycle consists of four oscillator periods. thus, for an oscillator frequency of 4 mhz, the normal instruction execution time is 1 ? s. if a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2 ? s. figure 10-1 shows the three general formats that the instructions can have. all examples in the figure use the following format to represent a hexadecimal number: 0xhhh where ?h? signifies a hexadecimal digit. figure 10-1: general format for instructions field description f register file address (0x00 to 0x7f) w working register (accumulator) b bit address within an 8-bit file register k literal field, constant data or label x don?t care location (= 0 or 1 ) the assembler will generate code with x = 0 . it is the recommended form of use for compatibility with all microchip software tools. d destination select; d = 0 (store result in w) d = 1 (store result in file register ?f?) default is d = 1 label label name tos top-of-stack pc program counter wdt watchdog timer counter to time-out bit pd power-down bit dest destination, either the w register or the specified register file location [ ] options ( ) contents ? assigned to < > register bit field ? in the set of italics user defined term (font is courier) byte-oriented file register operations 11 6 5 4 0 d = 0 for destination w opcode d f (file #) d = 1 for destination f f = 5-bit file register address bit-oriented file register operations 11 8 7 5 4 0 opcode b (bit #) f (file #) b = 3-bit bit address f = 5-bit file register address literal and control operations (except goto ) 11 8 7 0 opcode k (literal) k = 8-bit immediate value literal and control operations ? goto instruction 11 9 8 0 opcode k (literal) k = 9-bit immediate value
PIC12F529T48A ds41634a-page 56 preliminary ? 2012 microchip technology inc. table 10-2: instruction set summary mnemonic, operands description cycles 12-bit opcode status affected notes msb lsb addwf andwf clrf clrw comf decf decfsz incf incfsz iorwf movf movwf nop rlf rrf subwf swapf xorwf f, d f, d f ? f, d f, d f, d f, d f, d f, d f, d f ? f, d f, d f, d f, d f, d add w and f and w with f clear f clear w complement f decrement f decrement f, skip if 0 increment f increment f, skip if 0 inclusive or w with f move f move w to f no operation rotate left f through carry rotate right f through carry subtract w from f swap f exclusive or w with f 1 1 1 1 1 1 1 (2) 1 1 (2) 1 1 1 1 1 1 1 1 1 0001 0001 0000 0000 0010 0000 0010 0010 0011 0001 0010 0000 0000 0011 0011 0000 0011 0001 11df 01df 011f 0100 01df 11df 11df 10df 11df 00df 00df 001f 0000 01df 00df 10df 10df 10df ffff ffff ffff 0000 ffff ffff ffff ffff ffff ffff ffff ffff 0000 ffff ffff ffff ffff ffff c, dc, z z z z z z none z none z z none none c c c, dc, z none z 1, 2, 4 2, 4 4 2, 4 2, 4 2, 4 2, 4 2, 4 2, 4 1, 4 2, 4 2, 4 1, 2, 4 2, 4 2, 4 bit-oriented file register operations bcf bsf btfsc btfss f, b f, b f, b f, b bit clear f bit set f bit test f, skip if clear bit test f, skip if set 1 1 1 (2) 1 (2) 0100 0101 0110 0111 bbbf bbbf bbbf bbbf ffff ffff ffff ffff none none none none 2, 4 2, 4 literal and control operations andlw call clrwdt goto iorlw movlw movlb option retlw sleep trisgpio xorlw k k ? k k k k ? k ? f k and literal with w call subroutine clear watchdog timer unconditional branch inclusive or literal with w move literal to w move literal to bsr load option register return, place literal in w go into standby mode load trisgpio register exclusive or literal to w 1 2 1 2 1 1 1 1 2 1 1 1 1110 1001 0000 101k 1101 1100 0000 0000 1000 0000 0000 1111 kkkk kkkk 0000 kkkk kkkk kkkk 0001 0000 kkkk 0000 0000 kkkk kkkk kkkk 0100 kkkk kkkk kkkk 0kkk 0010 kkkk 0011 0fff kkkk z none to , pd none z none none none none to , pd none z 1 3 note 1: the 9th bit of the program counter will be forced to a ? 0 ? by any instruction that writes to the pc except for goto . see section 4.6 ?program counter? . 2: when an i/o register is modified as a function of itself (e.g. movf gpio, 1 ), the value used will be that value present on the pins themselves. for example, if the data latch is ? 1 ? for a pin configured as input and is driven low by an external device, the data will be written back with a ? 0 ?. 3: the instruction tris f , where f = 6, causes the contents of the w register to be written to the tri-state latches of gpio. a ? 1 ? forces the pin to a high-impedance state and disables the output buffers. 4: if this instruction is executed on the tmr0 register (and, where applicable, d = 1 ), the prescaler will be cleared (if assigned to tmr0).
? 2012 microchip technology inc. preliminary ds41634a-page 57 PIC12F529T48A addwf add w and f syntax: [ label ] addwf f,d operands: 0 ? f ? 31 d ??? 0 ? 1 ? operation: (w) + (f) ? (dest) status affected: c, dc, z description: add the contents of the w register and register ?f?. if ?d? is? 0 ?, the result is stored in the w register. if ?d? is ? 1 ?, the result is stored back in register ?f?. andlw and literal with w syntax: [ label ] andlw k operands: 0 ? k ? 255 operation: (w).and. (k) ? (w) status affected: z description: the contents of the w register are and?ed with the eight-bit literal ?k?. the result is placed in the w register. andwf and w with f syntax: [ label ] andwf f,d operands: 0 ? f ? 31 d ?? [0,1] operation: (w) .and. (f) ? (dest) status affected: z description: the contents of the w register are and?ed with register ?f?. if ?d? is ? 0 ?, the result is stored in the w register. if ?d? is ? 1 ?, the result is stored back in register ?f?. bcf bit clear f syntax: [ label ] bcf f,b operands: 0 ? f ? 31 0 ? b ? 7 operation: 0 ? (f) status affected: none description: bit ?b? in register ?f? is cleared. bsf bit set f syntax: [ label ] bsf f,b operands: 0 ? f ? 31 0 ? b ? 7 operation: 1 ? (f) status affected: none description: bit ?b? in register ?f? is set. btfsc bit test f, skip if clear syntax: [ label ] btfsc f,b operands: 0 ? f ? 31 0 ? b ? 7 operation: skip if (f) = 0 status affected: none description: if bit ?b? in register ?f? is ? 0 ?, then the next instruction is skipped. if bit ?b? is ? 0 ?, then the next instruc- tion fetched during the current instruction execution is discarded, and a nop is executed instead, making this a two-cycle instruction.
PIC12F529T48A ds41634a-page 58 preliminary ? 2012 microchip technology inc. btfss bit test f, skip if set syntax: [ label ] btfss f,b operands: 0 ? f ? 31 0 ? b < 7 operation: skip if (f) = 1 status affected: none description: if bit ?b? in register ?f? is ? 1 ?, then the next instruction is skipped. if bit ?b? is ? 1 ?, then the next instruc- tion fetched during the current instruction execution, is discarded and a nop is executed instead, making this a two-cycle instruction. call subroutine call syntax: [ label ] call k operands: 0 ? k ? 255 operation: (pc) + 1 ? top-of-stack; k ? pc<7:0>; (status<6:5>) ? pc<10:9>; 0 ? pc<8> status affected: none description: subroutine call. first, return address (pc + 1) is pushed onto the stack. the eight-bit immediate address is loaded into pc bits <7:0>. the upper bits pc<10:9> are loaded from status<6:5>, pc<8> is cleared. call is a two-cycle instruction. clrf clear f syntax: [ label ] clrf f operands: 0 ? f ? 31 operation: 00h ? (f); 1 ? z status affected: z description: the contents of register ?f? are cleared and the z bit is set. clrw clear w syntax: [ label ] clrw operands: none operation: 00h ? (w); 1 ? z status affected: z description: the w register is cleared. zero bit (z) is set. clrwdt clear watchdog timer syntax: [ label ] clrwdt operands: none operation: 00h ? wdt; 0 ? wdt prescaler (if assigned); 1 ? to; 1 ? pd status affected: to , pd description: the clrwdt instruction resets the wdt. it also resets the prescaler, if the prescaler is assigned to the wdt and not timer0. status bits to and pd are set. comf complement f syntax: [ label ] comf f,d operands: 0 ? f ? 31 d ? [0,1] operation: (f ) ? (dest) status affected: z description: the contents of register ?f? are complemented. if ?d? is ? 0 ?, the result is stored in the w register. if ?d? is ? 1 ?, the result is stored back in register ?f?.
? 2012 microchip technology inc. preliminary ds41634a-page 59 PIC12F529T48A decf decrement f syntax: [ label ] decf f,d operands: 0 ? f ? 31 d ? [0,1] operation: (f) ? 1 ? (dest) status affected: z description: decrement register ?f?. if ?d? is ? 0 ?, the result is stored in the w register. if ?d? is ? 1 ?, the result is stored back in register ?f?. decfsz decrement f, skip if 0 syntax: [ label ] decfsz f,d operands: 0 ? f ? 31 d ? [0,1] operation: (f) ? 1 ? d; skip if result = 0 status affected: none description: the contents of register ?f? are decremented. if ?d? is ? 0 ?, the result is placed in the w register. if ?d? is ? 1 ?, the result is placed back in register ?f?. if the result is ? 0 ?, the next instruc- tion, which is already fetched, is discarded and a nop is executed instead making it a two-cycle instruction. goto unconditional branch syntax: [ label ] goto k operands: 0 ? k ? 511 operation: k ? pc<8:0>; status<6:5> ? pc<10:9> status affected: none description: goto is an unconditional branch. the 9-bit immediate value is loaded into pc bits <8:0>. the upper bits of pc are loaded from status<6:5>. goto is a two- cycle instruction. incf increment f syntax: [ label ] incf f,d operands: 0 ? f ? 31 d ? [0,1] operation: (f) + 1 ? (dest) status affected: z description: the contents of register ?f? are incremented. if ?d? is ? 0 ?, the result is placed in the w register. if ?d? is ? 1 ?, the result is placed back in register ?f?. incfsz increment f, skip if 0 syntax: [ label ] incfsz f,d operands: 0 ? f ? 31 d ? [0,1] operation: (f) + 1 ? (dest), skip if result = 0 status affected: none description: the contents of register ?f? are incremented. if ?d? is ? 0 ?, the result is placed in the w register. if ?d? is ? 1 ?, the result is placed back in register ?f?. if the result is ? 0 ?, then the next instruction, which is already fetched, is discarded and a nop is executed instead making it a two-cycle instruction. iorlw inclusive or literal with w syntax: [ label ] iorlw k operands: 0 ? k ? 255 operation: (w) .or. (k) ? (w) status affected: z description: the contents of the w register are or?ed with the eight-bit literal ?k?. the result is placed in the w register.
PIC12F529T48A ds41634a-page 60 preliminary ? 2012 microchip technology inc. iorwf inclusive or w with f syntax: [ label ] iorwf f,d operands: 0 ? f ? 31 d ? [0,1] operation: (w).or. (f) ? (dest) status affected: z description: inclusive or the w register with register ?f?. if ?d? is ? 0 ?, the result is placed in the w register. if ?d? is ? 1 ?, the result is placed back in register ?f?. movf move f syntax: [ label ] movf f,d operands: 0 ? f ? 31 d ? [0,1] operation: (f) ? (dest) status affected: z description: the contents of register ?f? are moved to destination ?d?. if ?d? is ? 0 ?, destination is the w register. if ?d? is ? 1 ?, the destination is file register ?f?. ?d? = 1 is useful as a test of a file register, since status flag z is affected. movlb move literal to bsr syntax: [ label ] movlb k operands: 0 ? k ? 7 operation: k ? bsr status affected: none description: the three-bit literal ?k? is loaded into the bank select register (bsr). the ?don?t cares? will be assembled at ? 0 ?. movlw move literal to w syntax: [ label ] movlw k operands: 0 ? k ? 255 operation: k ? (w) status affected: none description: the eight-bit literal ?k? is loaded into the w register. the ?don?t cares? will assembled as ? 0 ?s. movwf move w to f syntax: [ label ] movwf f operands: 0 ? f ? 31 operation: (w) ? (f) status affected: none description: move data from the w register to register ?f?. nop no operation syntax: [ label ] nop operands: none operation: no operation status affected: none description: no operation. option load option register syntax: [ label ] option operands: none operation: (w) ? option status affected: none description: the content of the w register is loaded into the option register.
? 2012 microchip technology inc. preliminary ds41634a-page 61 PIC12F529T48A retlw return with literal in w syntax: [ label ] retlw k operands: 0 ? k ? 255 operation: k ? (w); tos ? pc status affected: none description: the w register is loaded with the eight-bit literal ?k?. the program counter is loaded from the top of the stack (the return address). this is a two-cycle instruction. rlf rotate left f through carry syntax: [ label ] rlf f,d operands: 0 ? f ? 31 d ? [0,1] operation: see description below status affected: c description: the contents of register ?f? are rotated one bit to the left through the carry flag. if ?d? is ? 0 ?, the result is placed in the w register. if ?d? is ? 1 ?, the result is stored back in reg- ister ?f?. rrf rotate right f through carry syntax: [ label ] rrf f,d operands: 0 ? f ? 31 d ? [0,1] operation: see description below status affected: c description: the contents of register ?f? are rotated one bit to the right through the carry flag. if ?d? is ? 0 ?, the result is placed in the w register. if ?d? is ? 1 ?, the result is placed back in register ?f?. c register ?f? c register ?f? sleep enter sleep mode syntax: [ label ] sleep operands: none operation: 00h ? wdt; 0 ? wdt prescaler; 1 ? to ; 0 ? pd status affected: to , pd, gpwuf description: time-out status bit (to ) is set. the power-down status bit (pd ) is cleared. gpwuf is unaffected. the wdt and its prescaler are cleared. the processor is put into sleep mode with the oscillator stopped. see section 8.8 ?power-down mode (sleep)? on sleep for more details. subwf subtract w from f syntax: [ label ] subwf f,d operands: 0 ?? f ?? 31 d ? [0,1] operation: (f) ? (w) ??? dest) status affected: c, dc, z description: subtract (two?s complement method) the w register from regis- ter ?f?. if ?d? is ? 0 ?, the result is stored in the w register. if ?d? is ? 1 ?, the result is stored back in register ?f?. swapf swap nibbles in f syntax: [ label ] swapf f,d operands: 0 ? f ? 31 d ? [0,1] operation: (f<3:0>) ? (dest<7:4>); (f<7:4>) ? (dest<3:0>) status affected: none description: the upper and lower nibbles of register ?f? are exchanged. if ?d? is ? 0 ?, the result is placed in w register. if ?d? is ? 1 ?, the result is placed in register ?f?.
PIC12F529T48A ds41634a-page 62 preliminary ? 2012 microchip technology inc. tris load tris register syntax: [ label ] tris f operands: f = 6 operation: (w) ? tris register f status affected: none description: tris register ?f? (f = 6 or 7) is loaded with the contents of the w register. xorlw exclusive or literal with w syntax: [ label ]xorlw k operands: 0 ?? k ?? 255 operation: (w) .xor. k ??? w) status affected: z description: the contents of the w register are xor?ed with the eight-bit literal ?k?. the result is placed in the w register. xorwf exclusive or w with f syntax: [ label ] xorwf f,d operands: 0 ? f ? 31 d ? [0,1] operation: (w) .xor. (f) ??? dest) status affected: z description: exclusive or the contents of the w register with register ?f?. if ?d? is ? 0 ?, the result is stored in the w register. if ?d? is ? 1 ?, the result is stored back in register ?f?.
? 2012 microchip technology inc. preliminary ds41634a-page 63 PIC12F529T48A 11.0 development support the pic ? microcontrollers and dspic ? digital signal controllers are supported with a full range of software and hardware development tools: ? integrated development environment - mplab ? ide software ? compilers/assemblers/linkers - mplab c compiler for various device families - hi-tech c ? for various device families - mpasm tm assembler -mplink tm object linker/ mplib tm object librarian - mplab assembler/linker/librarian for various device families ? simulators - mplab sim software simulator ?emulators - mplab real ice? in-circuit emulator ? in-circuit debuggers - mplab icd 3 - pickit? 3 debug express ? device programmers - pickit? 2 programmer - mplab pm3 device programmer ? low-cost demonstration/development boards, evaluation kits, and starter kits 11.1 mplab integrated development environment software the mplab ide software brings an ease of software development previously unseen in the 8/16/32-bit microcontroller market. the mplab ide is a windows ? operating system-based application that contains: ? a single graphical interface to all debugging tools - simulator - programmer (sold separately) - in-circuit emulator (sold separately) - in-circuit debugger (sold separately) ? a full-featured editor with color-coded context ? a multiple project manager ? customizable data windows with direct edit of contents ? high-level source code debugging ? mouse over variable inspection ? drag and drop variables from source to watch windows ? extensive on-line help ? integration of select third party tools, such as iar c compilers the mplab ide allows you to: ? edit your source files (either c or assembly) ? one-touch compile or assemble, and download to emulator and simulator tools (automatically updates all project information) ? debug using: - source files (c or assembly) - mixed c and assembly - machine code mplab ide supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. this eliminates the learning curve when upgrading to tools with increased flexibility and power.
PIC12F529T48A ds41634a-page 64 preliminary ? 2012 microchip technology inc. 11.2 mplab c compilers for various device families the mplab c compiler code development systems are complete ansi c compilers for microchip?s pic18, pic24 and pic32 families of microcontrollers and the dspic30 and dspic33 families of digital signal control- lers. these compilers provide powerful integration capabilities, superior code optimization and ease of use. for easy source level debugging, the compilers provide symbol information that is optimized to the mplab ide debugger. 11.3 hi-tech c for various device families the hi-tech c compiler code development systems are complete ansi c compilers for microchip?s pic family of microcontrollers and the dspic family of digital signal controllers. these compilers provide powerful integration capabilities, omniscient code generation and ease of use. for easy source level debugging, the compilers provide symbol information that is optimized to the mplab ide debugger. the compilers include a macro assembler, linker, pre- processor, and one-step driver, and can run on multiple platforms. 11.4 mpasm assembler the mpasm assembler is a full-featured, universal macro assembler for pic10/12/16/18 mcus. the mpasm assembler generates relocatable object files for the mplink object linker, intel ? standard hex files, map files to detail memory usage and symbol reference, absolute lst files that contain source lines and generated machine code and coff files for debugging. the mpasm assembler features include: ? integration into mplab ide projects ? user-defined macros to streamline assembly code ? conditional assembly for multi-purpose source files ? directives that allow complete control over the assembly process 11.5 mplink object linker/ mplib object librarian the mplink object linker combines relocatable objects created by the mpasm assembler and the mplab c18 c compiler. it can link relocatable objects from precompiled libraries, using directives from a linker script. the mplib object librarian manages the creation and modification of library files of precompiled code. when a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. this allows large libraries to be used efficiently in many different applications. the object linker/library features include: ? efficient linking of single libraries instead of many smaller files ? enhanced code maintainability by grouping related modules together ? flexible creation of libraries with easy module listing, replacement, deletion and extraction 11.6 mplab assembler, linker and librarian for various device families mplab assembler produces relocatable machine code from symbolic assembly language for pic24, pic32 and dspic devices. mplab c compiler uses the assembler to produce its object file. the assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. notable features of the assembler include: ? support for the entire device instruction set ? support for fixed-point and floating-point data ? command line interface ? rich directive set ? flexible macro language ? mplab ide compatibility
? 2012 microchip technology inc. preliminary ds41634a-page 65 PIC12F529T48A 11.7 mplab sim software simulator the mplab sim software simulator allows code development in a pc-hosted environment by simulat- ing the pic mcus and dspic ? dscs on an instruction level. on any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. registers can be logged to files for further run-time analysis. the trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on i/o, most peripherals and internal registers. the mplab sim software simulator fully supports symbolic debugging using the mplab c compilers, and the mpasm and mplab assemblers. the soft- ware simulator offers the flexibility to develop and debug code outside of the hardware laboratory envi- ronment, making it an excellent, economical software development tool. 11.8 mplab real ice in-circuit emulator system mplab real ice in-circuit emulator system is microchip?s next generation high-speed emulator for microchip flash dsc and mcu devices. it debugs and programs pic ? flash mcus and dspic ? flash dscs with the easy-to-use, powerful graphical user interface of the mplab integrated development environment (ide), included with each kit. the emulator is connected to the design engineer?s pc using a high-speed usb 2.0 interface and is connected to the target with either a connector compatible with in- circuit debugger systems (rj11) or with the new high- speed, noise tolerant, low-voltage differential signal (lvds) interconnection (cat5). the emulator is field upgradable through future firmware downloads in mplab ide. in upcoming releases of mplab ide, new devices will be supported, and new features will be added. mplab real ice offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables. 11.9 mplab icd 3 in-circuit debugger system mplab icd 3 in-circuit debugger system is micro- chip's most cost effective high-speed hardware debugger/programmer for microchip flash digital sig- nal controller (dsc) and microcontroller (mcu) devices. it debugs and programs pic ? flash microcon- trollers and dspic ? dscs with the powerful, yet easy- to-use graphical user interface of mplab integrated development environment (ide). the mplab icd 3 in-circuit debugger probe is con- nected to the design engineer's pc using a high-speed usb 2.0 interface and is connected to the target with a connector compatible with the mplab icd 2 or mplab real ice systems (rj-11). mplab icd 3 supports all mplab icd 2 headers. 11.10 pickit 3 in-circuit debugger/ programmer and pickit 3 debug express the mplab pickit 3 allows debugging and program- ming of pic ? and dspic ? flash microcontrollers at a most affordable price point using the powerful graphical user interface of the mplab integrated development environment (ide). the mplab pickit 3 is connected to the design engineer's pc using a full speed usb interface and can be connected to the target via an microchip debug (rj-11) connector (compatible with mplab icd 3 and mplab real ice). the connector uses two device i/o pins and the reset line to imple- ment in-circuit debugging and in-circuit serial pro- gramming?. the pickit 3 debug express include the pickit 3, demo board and microcontroller, hookup cables and cdrom with user?s guide, lessons, tutorial, compiler and mplab ide software.
PIC12F529T48A ds41634a-page 66 preliminary ? 2012 microchip technology inc. 11.11 pickit 2 development programmer/debugger and pickit 2 debug express the pickit? 2 development programmer/debugger is a low-cost development tool with an easy to use inter- face for programming and debugging microchip?s flash families of microcontrollers. the full featured windows ? programming interface supports baseline (pic10f, pic12f5xx, pic16f5xx), midrange (pic12f6xx, pic16f), pic18f, pic24, dspic30, dspic33, and pic32 families of 8-bit, 16-bit, and 32-bit microcontrollers, and many microchip serial eeprom products. with microchip?s powerful mplab integrated development environment (ide) the pickit? 2 enables in-circuit debugging on most pic ? microcon- trollers. in-circuit-debugging runs, halts and single steps the program while the pic microcontroller is embedded in the application. when halted at a break- point, the file registers can be examined and modified. the pickit 2 debug express include the pickit 2, demo board and microcontroller, hookup cables and cdrom with user?s guide, lessons, tutorial, compiler and mplab ide software. 11.12 mplab pm3 device programmer the mplab pm3 device programmer is a universal, ce compliant device programmer with programmable voltage verification at v ddmin and v ddmax for maximum reliability. it features a large lcd display (128 x 64) for menus and error messages and a modu- lar, detachable socket assembly to support various package types. the icsp? cable assembly is included as a standard item. in stand-alone mode, the mplab pm3 device programmer can read, verify and program pic devices without a pc connection. it can also set code protection in this mode. the mplab pm3 connects to the host pc via an rs-232 or usb cable. the mplab pm3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an mmc card for file storage and data applications. 11.13 demonstration/development boards, evaluation kits, and starter kits a wide variety of demonstration, development and evaluation boards for various pic mcus and dspic dscs allows quick application development on fully func- tional systems. most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. the boards support a variety of features, including leds, temperature sensors, switches, speakers, rs-232 interfaces, lcd displays, potentiometers and additional eeprom memory. the demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. in addition to the picdem? and dspicdem? demon- stration/development board series of circuits, microchip has a line of evaluation kits and demonstration software for analog filter design, k ee l oq ? security ics, can, irda ? , powersmart battery management, seeval ? evaluation system, sigma-delta adc, flow rate sensing, plus many more. also available are starter kits that contain everything needed to experience the specified device. this usually includes a single application and debug capability, all on one board. check the microchip web page ( www.microchip.com ) for the complete list of demonstration, development and evaluation kits.
? 2012 microchip technology inc. preliminary ds41634a-page 67 PIC12F529T48A 12.0 electrical characteristics absolute maximum ratings (?) ambient temperature under bias................................................................................................. ........... -40c to +85c storage temperature ............................................................................................................ ................ -55c to +150c voltage on v dd with respect to v ss ............................................................................................................... 0 to +6.5v voltage on v ddrf with respect to v ssrf .......................................................................................................0 to +3.9v voltage on mclr with respect to v ss ..........................................................................................................0 to +13.5v voltage on all other pins with respect to v ss ............................................................................... -0.3v to (v dd + 0.3v) total power dissipation (1) ............................................................................................................................... ... 700 mw max. current out of v ss pin ........................................................................................................................... ..... 200 ma max. current into v dd pin ........................................................................................................................... ........ 150 ma input clamp current, i ik (v i < 0 or v i > v dd ) ??????????????????????????????????????????????????????????????? ????????????????????????????????????????????????????? 20 ma output clamp current, i ok (v o < 0 or v o > v dd ) ??????????????????????????????????????????????????????????????? ????????????????????????????????????????????? 20 ma max. output current sunk by any i/o pin ........................................................................................ ...................... 25 ma max. output current sourced by any i/o pin ..................................................................................... .................... 25 ma max. output current sourced by i/o port ....................................................................................... ....................... 75 ma max. output current sunk by i/o port .......................................................................................... ......................... 75 ma note 1: power dissipation is calculated as follows: p dis = v dd x {i dd ? ? i oh } + ? {(v dd ? v oh ) x i oh } + ? (v ol x i ol ) ? notice: stresses above those listed under ?absolute maximum ratings? may cause permanent damage to the device. this is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. exposure to maximum rating conditions for extended periods may affect device reliability.
PIC12F529T48A ds41634a-page 68 preliminary ? 2012 microchip technology inc. figure 12-1: PIC12F529T48A vo ltage-frequency graph, -40 ? c ? t a ? +85 ? c figure 12-2: maximum oscillator frequency table 6.0 2.5 4.0 3.0 0 3.5 4.5 5.0 5.5 410 frequency (mhz) v dd 20 (volts) 25 2.0 8 intosc only 0 200 khz 4 mhz frequency (mhz) 8mhz lp xt extrc intosc oscillator mode
? 2012 microchip technology inc. preliminary ds41634a-page 69 PIC12F529T48A 12.1 dc characteristics table 12-1: dc characteristics: PIC12F529T48A (industrial) dc characteristics standard operating conditions (unless otherwise specified) operating temperature -40 ? c ? t a ? +85 ? c (industrial) param no. sym. characteristic min. typ (1) max. units conditions d001 v dd supply voltage 2.0 3.7 v see figure 12-1 d002 v dr ram data retention voltage (2) ? 1.5* ? v device in sleep mode d003 v por v dd start voltage to ensure power-on reset ? vss ? v see section 8.4 ?power-on reset (por)? for details d004 s vdd v dd rise rate to ensure power-on reset 0.05* ? ? v/ms see section 8.4 ?power-on reset (por)? for details d005 i ddp supply current during prog/ erase. ? 250* ? ? a d010 i dd supply current (3,4) ? 175 250 ? af osc = 4 mhz, v dd = 2.0v ? 250 400 ? af osc = 8 mhz, v dd = 2.0v ?1120 ? af osc = 32 khz, v dd = 2.0v d020 i pd power-down current (5) ?0.11.2 ? av dd = 2.0v d022 i wdt wdt current ?1.03.0 ? av dd = 2.0v * these parameters are characterized but not tested. note 1: data in the typical (?typ?) column is based on characterization results at 25 ? c. this data is for design guidance only and is not tested. 2: this is the limit to which v dd can be lowered in sleep mode without losing ram data. 3: the supply current is mainly a function of the operating voltage and frequency. other factors such as bus loading, oscillator type, bus rate, internal code execution pattern and temperature also have an impact on the current consumption. 4: the test conditions for all i dd measurements in active operation mode are: osc1 = external square wave, from rail-to-rail for external clock modes; all i/o pins tri-stated, pulled to v ss , t0cki = v dd , mclr = v dd ; wdt enabled/disabled as specified. 5: for standby current measurements, the conditions are the same as i dd , except that the device is in sleep mode. if a module current is listed, the current is for that specific module enabled and the device in sleep.
PIC12F529T48A ds41634a-page 70 preliminary ? 2012 microchip technology inc. 12.2 rf transmitter electrical specifications symbol description conditions min typ max unit current consumption iddsl supply current in sleep mode ? ? 0.5 1 s iddt supply current in transmit mode with appropriate exter- nal matching rf power o/p = +10 dbm ?16.5?ma rf power o/p = 0 dbm ? 9 ? ma rf and baseband specifications fda_d frequency deviation, fsk number of programma- ble values ?8?? fda frequency deviation, fsk* ? 10 ? 100 khz brf bit rate, fsk permissible range 0.5 ? 100 kbps bro bit rate, ook permissible range 0.5 ? 10 kbps ook_b ook modulation depth ? ? 50 ? db rfop rf output power in 50 ohms high power setting 7 10 ? dbm low power setting** -3 0 ? dbm drfopv variation in rf output power with supply voltage 2.5v to 3.3v ? ? 3 db 1.8v to 3.7v ? ? 7 db phn transmitter phase noise at 868.3 mhz offset from center fre- quency: 100 khz ??-76dbc/hz 350 khz ? ? -81 dbc/hz 550 khz ? ? -91 dbc/hz 1.15 mhz ? ? -101 dbc/hz fr number of selectable frequen- cies ??8?? fxosc crystal oscillator frequency ? 26 26 26 mhz step rf frequency step 868 mhz ? 3.174 ? khz 434 mhz ? 1.587 ? khz dfxosc frequency variation of the oscillator circuit no crystal contribution ? ? +/-25 ppm timing specifications t wake time from sleep to t x mode ? ? ? 2 ms t offt timer from t x data activity to sleep programmable ? 2 ? ms ??20?ms t ramp pa ramp up and down time ? ? 20 ? s t start time before ctrl pin mode selection time from power on to sampling of ctrl ? 200 s + ts_osc ?ms serial interface timing specifications f ctrl ctrl clock frequency ? ? ? 10 mhz f ch ctrl clock high time ? 45 ? ? ns f cl ctrl clock low time ? 45 ? ? ns t rise ctrl clock rise time ? ? ? 5 ns t fall ctrl clock fall time ? ? ? 5 ns t setup data setup time from data transition to ctrl rising edge 45 ? ? ns t hold data hold time from ctrl rising edge to data transition 45 ? ? ns
? 2012 microchip technology inc. preliminary ds41634a-page 71 PIC12F529T48A table 12-2: dc characteristics: PIC12F529T48A (industrial) dc characteristics standard operating conditions (unless otherwise specified) operating temperature -40c ? t a ? +85c (industrial) operating voltage v dd range as described in dc specification. param no. sym. characteristic min. typ? max. units conditions v il input low voltage i/o ports d030a vss ? 0.15 v dd v otherwise d031 with schmitt trigger buffer vss ? 0.15 v dd v d032 mclr , t0cki vss ? 0.15 v dd v d033 osc1 (extrc mode) vss ? 0.15 v dd v (note 1) d033a osc1 (xt and lp modes) vss ? 0.3 v v ih input high voltage i/o ports ? d040a 0.25 v dd + 0.8v ?v dd v otherwise d041 with schmitt trigger buffer 0.85 v dd ?v dd v for entire v dd range d042 mclr, t0cki 0.85 v dd ?v dd v d042a osc1 (extrc mode) 0.85 v dd ?v dd v (note 1) d043 osc1 (xt and lp modes) 1.6 ? v dd v d070 i pur i/o port weak pull-up current (5) 50 250 400 ? av dd = 3.7v, v pin = v ss i il input leakage current (2), (3) d060 i/o ports ? ? 1 ? avss ?? v pin ?? v dd , pin at high-impedance d061 gp3/mclr (4) ?0.75 ? avss ?? v pin ?? v dd d063 osc1 ? ? 5 ? avss ?? v pin ?? v dd , xt and lp osc configuration output low voltage d080 i/o ports ? ? 0.6 v i ol = 8.5 ma, v dd = 4.5v, ?40 ? c to +85 ? c output high voltage d090 i/o ports (3) v dd ? 0.7 ?? vi oh = -3.0 ma, v dd = 4.5v, ?40 ? c to +85 ? c capacitive loading specs on output pins d101 all i/o pins ? ? 50 pf flash data memory d120 e d byte endurance 100k 1m ? e/w ?40 ? c ? t a ? +85 ? c d121 v drw v dd for read/write v min ?3.7 v ? data in ?typ? column is at 5v, 25 ? c unless otherwise stated. these paramete rs are for design guidance only and are not tested. note 1: in extrc oscillator configuration, the osc1/clkin pin is a schmitt trigger input. it is not recommended that the PIC12F529T48A be driven with external clock in rc mode. 2: the leakage current on the mclr pin is strongly dependent on the applied voltage level. the specified levels represent normal operating conditions. higher leakage current may be measured at different input voltages. 3: negative current is defined as coming out of the pin. 4: this specification applies to gp3/mclr configured as gp3 with internal pull-up disabled. 5: this specification applies to all weak pull-up devices, including the weak pull-up found on gp3/mclr . the current value listed will be the same whether or not the pin is configured as gp3 with pull-up enabled or mclr .
PIC12F529T48A ds41634a-page 72 preliminary ? 2012 microchip technology inc. table 12-3: pull-up resistor ranges v dd (volts) temperature ( ? c) min. typ. max. units gp0/gp1 2.0 ?40 73k 105k 186k ? 25 73k 113k 187k ? 85 82k 123k 190k ? gp3 2.0 ?40 63k 81k 96k ? 25 77k 93k 116k ? 85 82k 96k 116k ?
? 2012 microchip technology inc. preliminary ds41634a-page 73 PIC12F529T48A 12.3 timing parameter symbology and load conditions ? PIC12F529T48A the timing parameter symbols have been created following one of the following formats: figure 12-3: load conditions ? PIC12F529T48A figure 12-4: external clock timing ? PIC12F529T48A 1. tpps2pps 2. tpps t f frequency t time lowercase subscripts (pp) and their meanings: pp 2to mcmclr ck clkout osc oscillator cy cycle time os osc1 drt device reset timer t0 t0cki io i/o port wdt watchdog timer uppercase letters and their meanings: s ffall pperiod hhigh rrise i invalid (high-impedance) v valid l low z high-impedance c l v ss pin legend: c l = 50 pf for all pins except osc2 15 pf for osc2 in xt or lp modes when external clock is used to drive osc1 osc1 q4 q1 q2 q3 q4 q1 133 44 2
PIC12F529T48A ds41634a-page 74 preliminary ? 2012 microchip technology inc. 12.4 ac characteristics table 12-4: external clock timing requirements table 12-5: calibrated internal rc frequencies ac characteristics standard operating conditions (unless otherwise specified) operating temperature -40 ? c ? t a ? +85 ? c (industrial), operating voltage v dd range is described in section 12.0 ?electri- cal characteristics? . param no. sym. characteristic min. typ (1) max. units conditions 1a f osc external clkin frequency (2) dc ? 4 mhz xt oscillator mode dc ? 200 khz lp oscillator mode oscillator frequency (2) dc ? 4 mhz extrc oscillator mode 0.1 ? 4 mhz xt oscillator mode dc ? 200 khz lp oscillator mode 1t osc external clkin period (2) 250 ? ? ns xt oscillator mode 5? ? ? s lp oscillator mode oscillator period (2) 250 ? ? ns extrc oscillator mode 250 ? 10,000 ns xt oscillator mode 5? ? ? s lp oscillator mode 2t cy instruction cycle time 200 4/f osc dc ns 3 tosl, to s h clock in (osc1) low or high time 50* ? ? ns xt oscillator 2* ? ? ? s lp oscillator 4tosr, to s f clock in (osc1) rise or fall time ? ? 25* ns xt oscillator ? ? 50* ns lp oscillator * these parameters are characterized but not tested. note 1: all specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. when an external clock input is used, the ?max? cycle time limit is ?dc? (no clock) for all devices. ac characteristics standard operating conditions (unless otherwise specified) operating temperature -40 ? c ? t a ? +85 ? c (industrial), operating voltage v dd range is described in section 12.0 ?electrical characteristics? . param no. sym. characteristic freq. tolerance min. typ? max. units conditions f10 f osc internal calibrated intosc frequency (1) ? 1% 7.92 8.00 8.08 mhz 3.5v, 25c ? 2% 7.84 8.00 8.16 mhz 2.5v ?? v dd ? 3.7v 0 ? c ? t a ? +85 ? c ? 5% 7.60 8.00 8.40 mhz 2.0v ?? v dd ? 3.7v -40 ? c ? t a ? +85 ? c (ind.) * these parameters are characterized but not tested. ? data in the typical (?typ?) column is at 3.7v, 25 ? c unless otherwise stated. these parameters are for design guidance only and are not tested. note 1: to ensure these oscillator frequency tolerances, v dd and v ss must be capacitively decoupled as close to the device as possible. 0.1 uf and 0.01 uf values in parallel are recommended.
? 2012 microchip technology inc. preliminary ds41634a-page 75 PIC12F529T48A figure 12-5: i/o timing table 12-6: timing requirements osc1 i/o pin (input) i/o pin (output) q4 q1 q2 q3 17 20, 21 18 old value new value 19 note: all tests must be done with specified capacitive loads (see data sheet) 50 pf on i/o pins and clkout. ac characteristics standard operating conditions (unless otherwise specified) operating temperature -40 ? c ? t a ? +85 ? c (industrial) operating voltage v dd range is described in section 12.0 ?electrical characteristics? . param no. sym. characteristic min. typ (1) max. units 17 t os h2 io vosc1 ? (q1 cycle) to port out valid (2), (3) ? ? 100* ns 18 t os h2 io iosc1 ? (q2 cycle) to port input invalid (i/o in hold time) (2) 50 ? ? ns 19 t io v2 os h port input valid to osc1 ? (i/o in setup time) 20 ? ? ns 20 t io r port output rise time (3) ? 10 50** ns 21 t io f port output fall time (3) ? 10 50** ns tbd = to be determined. * these parameters are characterized but not tested. ** these parameters are design targets and are not tested. note 1: data in the typical (?typ?) column is at 3.7v, 25c unless otherwise stated. these parameters are for design guidance only and are not tested. 2: measurements are taken in extrc mode. 3: see figure 12-3 for loading conditions.
PIC12F529T48A ds41634a-page 76 preliminary ? 2012 microchip technology inc. figure 12-6: reset, watchdog timer and device reset timer timing table 12-7: reset, watchdog timer and device reset timer ? PIC12F529T48A table 12-8: drt (device reset timer period) ac characteristics standard operating conditions (unless otherwise specified) operating temperature -40 ? c ? t a ? +85 ? c (industrial) operating voltage v dd range is described in table 12-2 . param no. sym. characteristic min. typ (1) max. units conditions 30 t mc lmclr pulse width (low) 2000* ? ? ns v dd = 3.0v 31 t wdt watchdog timer time-out period (no prescaler) 9* 20* 35* ms v dd = 3.0v (industrial) 32 t drt device reset timer period standard 9* 20* 35* ms v dd = 3.0v (industrial) short 0.5* 1.125* 2* ms v dd = 3.0v (industrial) 34 t ioz i/o high-impedance from mclr low ? ? 2000* ns * these parameters are characterized but not tested. note 1: data in the typical (?typ?) column is at 3.7v, 25 ? c unless otherwise stated. these parameters are for design guidance only and are not tested. oscillator configuration por reset subsequent resets intrc and extrc 1 ms (typical) 10 ? s (typical) xt and lp 18 ms (typical) 18 ms (typical) v dd mclr internal por drt time-out (2) internal reset watchdog timer reset 32 31 34 i/o pin (1) 32 32 34 30 note 1: i/o pins must be taken out of high-impedance mode by enabling the output drivers in software. 2: runs in mclr or wdt reset only in xt and lp.
? 2012 microchip technology inc. preliminary ds41634a-page 77 PIC12F529T48A figure 12-7: timer0 clock timings table 12-9: timer0 clock requirements table 12-10: flash data memory write/erase requirements ac characteristics standard operating conditions (unless otherwise specified) operating temperature -40 ? c ? t a ? +85 ? c (industrial) operating voltage v dd range is described in table 12-2 . param no. sym. characteristic min. typ (1) max. units conditions 40 tt0h t0cki high pulse width no prescaler 0.5 t cy + 20* ? ? ns with prescaler 10* ? ? ns 41 tt0l t0cki low pulse width no prescaler 0.5 t cy + 20* ? ? ns with prescaler 10* ? ? ns 42 tt0p t0cki period 20 or t cy + 40* n ? ? ns whichever is greater. n = prescale value (1, 2, 4,..., 256) * these parameters are characterized but not tested. note 1: data in the typical (?typ?) column is at 3.7v, 25c unless otherwise stated. these parameters are for design guidance only and are not tested. ac characteristics standard operating conditions (unless otherwise specified) operating temperature -40 ? c ? t a ? +85 ? c (industrial) operating voltage v dd range is described in table 12-2 . param no. sym. characteristic min. typ (1) max. units conditions 43 t dw flash data memory write cycle time 23.55ms 44 t de flash data memory erase cycle time 234ms * these parameters are characterized but not tested. note 1: data in the typical (?typ?) column is at 3.7v, 25c unless otherwise stated. these parameters are for design guidance only and are not tested. t0cki 40 41 42
PIC12F529T48A ds41634a-page 78 preliminary ? 2012 microchip technology inc. notes:
? 2012 microchip technology inc. preliminary ds41634a-page 79 PIC12F529T48A 13.0 dc and ac characteristics graphs and charts the graphs and tables provided in this section are for design guidance and are not tested . in some graphs or tables, the data presented are outside specified operating range (i.e., outside specified v dd range). this is for information only and devices are ensured to operate properly only within the specified range. ?typical? represents the mean of the distribution at 25 ? c. ?maximum? or ?minimum? represents (mean + 3 ? ) or (mean - 3 ? ) respectively, where ? is a standard deviation, over each temperature range. figure 13-1: typical i dd vs. f osc over v dd (xt, extrc mode) figure 13-2: maximum i dd vs. f osc over v dd (xt, extrc mode) note: the graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. the performance characteristics listed herein are not tested or guaranteed. in some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range. f osc (mhz) 0 100 200 300 400 500 600 700 800 typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c) 024 3 1 5 2v i dd ( ? a ) f osc (mhz) 0 100 200 300 400 500 600 700 800 typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c) 024 3 1 5 2v i dd ( ? a)
PIC12F529T48A ds41634a-page 80 preliminary ? 2012 microchip technology inc. figure 13-3: i dd vs. v dd over f osc (lp mode) 40 60 80 100 v dd (v) i dd ( ? a) 24 3 1 5 120 typical: statistical mean @25c 32 khz maximum industrial 32 khz typical 20 0 6 industrial: mean (worst-case temp) + 3 ? (-40c to 85c)
? 2012 microchip technology inc. preliminary ds41634a-page 81 PIC12F529T48A figure 13-4: typical i pd vs. v dd (sleep mode, all peripherals disabled) figure 13-5: maximum i pd vs. v dd (sleep mode, all peripherals disabled) 0.0 0.05 0.10 0.15 0.20 0.25 0.30 0.35 0.40 0.45 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) i pd ( ? a) typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c) max. 85c 0.0 2.0 4.0 6.0 8.0 10.0 12.0 14.0 16.0 18.0 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) i pd ( ? a) typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c)
PIC12F529T48A ds41634a-page 82 preliminary ? 2012 microchip technology inc. figure 13-6: typical wdt i pd vs. v dd figure 13-7: maximum wdt i pd vs. v dd over temperature 0 1 2 3 4 5 6 7 8 9 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) i pd ( ? a) typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c) max. 85c 0.0 5.0 10.0 15.0 20.0 25.0 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) i pd ( ? a) typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c)
? 2012 microchip technology inc. preliminary ds41634a-page 83 PIC12F529T48A figure 13-8: wdt time-out vs. v dd over temperature (no prescaler) figure 13-9: v ol vs. i ol over temperature (v dd = 3.0v) 0 5 10 15 20 25 30 35 40 45 50 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) time (ms) typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c) max. 85c typical. 25c min. -40c 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 5.0 5.5 6.0 6.5 7.0 7.5 8.0 8.5 9.0 9.5 10.0 i ol (ma) v ol (v) max. 85c typical 25c min. -40c typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c)
PIC12F529T48A ds41634a-page 84 preliminary ? 2012 microchip technology inc. figure 13-10: v oh vs. i oh over temperature (v dd = 3.0v) figure 13-11: ttl input threshold v in vs. v dd 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 -4.0 -3.5 -3.0 -2.5 -2.0 -1.5 -1.0 -0.5 0.0 i oh (ma) v oh (v) typ. 25c max. -40c typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c) 0.5 0.7 0.9 1.1 1.3 1.5 1.7 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) v in (v) typ. 25c max. -40c typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 85c)
? 2012 microchip technology inc. preliminary ds41634a-page 85 PIC12F529T48A figure 13-12: schmitt trigger input threshold v in vs. v dd figure 13-13: device reset timer (xt and lp) vs. v dd 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) v in (v) v ih max. 125c v ih min. -40c v il max. -40c typical: statistical mean @25c maximum: mean (worst-case temp) + 3 ? (-40c to 125c) 0 5 10 15 20 25 30 35 40 45 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 v dd (v) drt (ms) min. -40c typical 25c max. 85c
PIC12F529T48A ds41634a-page 86 preliminary ? 2012 microchip technology inc. notes:
? 2012 microchip technology inc. preliminary ds41634a-page 87 PIC12F529T48A 14.0 packaging information 14.1 package marking information 14-lead tssop (4.4 mm) example yyww nnn xxxxxxxx standard pic ? device marking consists of microchip part number, year code, week code, and traceability code. for pic device marking beyond this, certain price adders apply. please check with your microchip sales office. for qtp devices, any special marking adders are included in qtp price. legend: xx...x customer-specific information y year code (last digit of calendar year) yy year code (last 2 digits of calendar year) ww week code (week of january 1 is week ?01?) nnn alphanumeric traceability code pb-free jedec designator for matte tin (sn) * this package is pb-free. the pb-free jedec designator ( ) can be found on the outer packaging for this package. note : in the event the full microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. 3 e 3 e
PIC12F529T48A ds41634a-page 88 preliminary ? 2012 microchip technology inc. 14.2 package details the following sections give the technical details of the packages. note: for the most current package drawings, please see the microchip packaging specification located at http://www.microchip.com/packaging
? 2012 microchip technology inc. preliminary ds41634a-page 89 PIC12F529T48A note: for the most current package drawings, please see the microchip packaging specification located at http://www.microchip.com/packaging
PIC12F529T48A ds41634a-page 90 preliminary ? 2012 microchip technology inc. note: for the most current package drawings, please see the microchip packaging specification located at http://www.microchip.com/packaging
? 2012 microchip technology inc. preliminary ds41634a-page 91 PIC12F529T48A appendix a: data sheet revision history revision a (04/2012) initial release of this data sheet.
PIC12F529T48A ds41634a-page 92 preliminary ? 2012 microchip technology inc. notes:
? 2012 microchip technology inc. preliminary ds41634a-page 93 PIC12F529T48A index a alu ..................................................................................... 11 assembler mpasm assembler..................................................... 64 b block diagram on-chip reset circuit ................................................. 45 timer0......................................................................... 33 tmr0/wdt prescaler................................................. 37 watchdog timer.......................................................... 48 c c compilers mplab c18 ................................................................ 64 carry ................................................................................... 11 clocking scheme ................................................................ 14 code protection ............................................................ 39, 50 config1 register.............................................................. 40 configuration bits................................................................ 39 customer change notification service ............................... 95 customer notification service............................................. 95 customer support............................................................... 95 d dc and ac characteristics ................................................. 79 graphs and tables ..................................................... 79 development support ......................................................... 63 digit carry ........................................................................... 11 e errata .................................................................................... 5 f fsr ..................................................................................... 22 fsr register ...................................................................... 22 fuses. see configuration bits g gpio ................................................................................... 25 i i/o interfacing ..................................................................... 27 i/o port................................................................................ 25 i/o ports .............................................................................. 25 i/o programming considerations........................................ 32 id locations .................................................................. 39, 50 indf.................................................................................... 22 indf register ..................................................................... 22 indirect data addressing..................................................... 22 instruction cycle ................................................................. 14 instruction flow/pipelining .................................................. 14 instruction set movlb ....................................................................... 60 instruction set summary..................................................... 56 internet address.................................................................. 95 l loading of pc ..................................................................... 21 m memory map PIC12F529T48A ......................................................... 15 memory organization.......................................................... 15 data eeprom memory ............................................. 23 program memory (PIC12F529T48A).......................... 15 microchip internet web site................................................ 95 movlb ............................................................................... 60 mplab asm30 assembler, linker, librarian ..................... 64 mplab integrated development environment software.... 63 mplab pm3 device programmer ...................................... 66 mplab real ice in-circuit emulator system .................. 65 mplink object linker/mplib object librarian .................. 64 o option register................................................................ 19 osc selection..................................................................... 39 osccal register............................................................... 20 oscillator configurations..................................................... 41 oscillator types hs............................................................................... 41 lp ............................................................................... 41 rc .............................................................................. 41 xt ............................................................................... 41 p packaging pdip details ............................................................... 88 PIC12F529T48A device varieties ........................................ 9 por device reset timer (drt) ................................... 39, 47 pd ............................................................................... 49 to ............................................................................... 49 power-down mode.............................................................. 49 prescaler ............................................................................ 36 program counter ................................................................ 21 q q cycles .............................................................................. 14 r rc oscillator....................................................................... 42 reader response............................................................... 96 read-modify-write.............................................................. 32 registers config1 (configuration word register 1)................ 40 special function ......................................................... 17 reset .................................................................................. 39 revision history.................................................................. 91 rf transmitter.................................................................... 51 s sleep ............................................................................ 39, 49 software simulator (mplab sim) ...................................... 65 special features of the cpu .............................................. 39 special function registers ................................................. 17 stack................................................................................... 21 status register ......................................................... 11, 18 t timer0 timer0 (tmr0) module .............................................. 33 tmr0 with external clock .......................................... 35 timing diagrams and specifications .................................. 73 timing parameter symbology and load conditions .......... 73 tris registers ................................................................... 25
PIC12F529T48A ds41634a-page 94 preliminary ? 2012 microchip technology inc. w wake-up from sleep ........................................................... 49 watchdog timer (wdt) ................................................ 39, 47 period.......................................................................... 47 programming considerations ..................................... 47 www address.................................................................... 95 www, on-line support........................................................ 5 z zero bit ................................................................................ 11
? 2012 microchip technology inc. preliminary ds41634a-page 95 PIC12F529T48A the microchip web site microchip provides online support via our www site at www.microchip.com . this web site is used as a means to make files and information easily available to customers. accessible by using your favorite internet browser, the web site contains the following information: ? product support ? data sheets and errata, application notes and sample programs, design resources, user?s guides and hardware support documents, latest software releases and archived software ? general technical support ? frequently asked questions (faq), technical support requests, online discussion groups, microchip consultant program member listing ? business of microchip ? product selector and ordering guides, latest microchip press releases, listing of seminars and events, listings of microchip sales offices, distributors and factory representatives customer change notification service microchip?s customer notification service helps keep customers current on microchip products. subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. to register, access the microchip web site at www.microchip.com . under ?support?, click on ?customer change notification? and follow the registration instructions. customer support users of microchip products can receive assistance through several channels: ? distributor or representative ? local sales office ? field application engineer (fae) ? technical support ? development systems information line customers should contact their distributor, representative or field application engineer (fae) for support. local sales offices are also available to help customers. a listing of sales offices and locations is included in the back of this document. technical support is available through the web site at: http://microchip.com/support
PIC12F529T48A ds41634a-page 96 preliminary ? 2012 microchip technology inc. reader response it is our intention to provide you with the best documentation possible to ensure successful use of your microchip product. if you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please fax your comments to the technical publications manager at (480) 792-4150. please list the following information, and use this outline to provide us with your comments about this document. to: technical publications manager re: reader response total pages sent ________ from: name company address city / state / zip / country telephone: (_______) _________ - _________ application (optional): would you like a reply? y n device: literature number: questions: fax: (______) _________ - _________ ds41634a PIC12F529T48A 1. what are the best features of this document? 2. how does this document meet your hardware and software development needs? 3. do you find the organization of this document easy to follow? if not, why? 4. what additions to the document do you think would enhance the structure and subject? 5. what deletions from the document could be made without affecting the overall usefulness? 6. is there any incorrect or misleading information (what and where)? 7. how would you improve this document?
? 2012 microchip technology inc. preliminary ds41634a-page 97 PIC12F529T48A product identification system to order or obtain information, e. g., on pricing or delivery, refer to the factory or the listed sales office . part no. x /xx xxx pattern package temperature range device device: PIC12F529T48A tape and reel option: blank = standard packaging (tube or tray) t = tape and reel (1) temperature range: i= -40 ? c to+85 ? c (industrial) package: st = 14-pin tssop pattern: special requirements examples: a) PIC12F529T48A-i/p = industrial temp., tssop package (pb-free) [x] (1) tape and reel option note: tape and reel available for only the following packages: tssop.
ds41634a-page 98 preliminary ? 2012 microchip technology inc. americas corporate office 2355 west chandler blvd. chandler, az 85224-6199 tel: 480-792-7200 fax: 480-792-7277 technical support: http://www.microchip.com/ support web address: www.microchip.com atlanta duluth, ga tel: 678-957-9614 fax: 678-957-1455 boston westborough, ma tel: 774-760-0087 fax: 774-760-0088 chicago itasca, il tel: 630-285-0071 fax: 630-285-0075 cleveland independence, oh tel: 216-447-0464 fax: 216-447-0643 dallas addison, tx tel: 972-818-7423 fax: 972-818-2924 detroit farmington hills, mi tel: 248-538-2250 fax: 248-538-2260 indianapolis noblesville, in tel: 317-773-8323 fax: 317-773-5453 los angeles mission viejo, ca tel: 949-462-9523 fax: 949-462-9608 santa clara santa clara, ca tel: 408-961-6444 fax: 408-961-6445 toronto mississauga, ontario, canada tel: 905-673-0699 fax: 905-673-6509 asia/pacific asia pacific office suites 3707-14, 37th floor tower 6, the gateway harbour city, kowloon hong kong tel: 852-2401-1200 fax: 852-2401-3431 australia - sydney tel: 61-2-9868-6733 fax: 61-2-9868-6755 china - beijing tel: 86-10-8569-7000 fax: 86-10-8528-2104 china - chengdu tel: 86-28-8665-5511 fax: 86-28-8665-7889 china - chongqing tel: 86-23-8980-9588 fax: 86-23-8980-9500 china - hangzhou tel: 86-571-2819-3187 fax: 86-571-2819-3189 china - hong kong sar tel: 852-2401-1200 fax: 852-2401-3431 china - nanjing tel: 86-25-8473-2460 fax: 86-25-8473-2470 china - qingdao tel: 86-532-8502-7355 fax: 86-532-8502-7205 china - shanghai tel: 86-21-5407-5533 fax: 86-21-5407-5066 china - shenyang tel: 86-24-2334-2829 fax: 86-24-2334-2393 china - shenzhen tel: 86-755-8203-2660 fax: 86-755-8203-1760 china - wuhan tel: 86-27-5980-5300 fax: 86-27-5980-5118 china - xian tel: 86-29-8833-7252 fax: 86-29-8833-7256 china - xiamen tel: 86-592-2388138 fax: 86-592-2388130 china - zhuhai tel: 86-756-3210040 fax: 86-756-3210049 asia/pacific india - bangalore tel: 91-80-3090-4444 fax: 91-80-3090-4123 india - new delhi tel: 91-11-4160-8631 fax: 91-11-4160-8632 india - pune tel: 91-20-2566-1512 fax: 91-20-2566-1513 japan - osaka tel: 81-66-152-7160 fax: 81-66-152-9310 japan - yokohama tel: 81-45-471- 6166 fax: 81-45-471-6122 korea - daegu tel: 82-53-744-4301 fax: 82-53-744-4302 korea - seoul tel: 82-2-554-7200 fax: 82-2-558-5932 or 82-2-558-5934 malaysia - kuala lumpur tel: 60-3-6201-9857 fax: 60-3-6201-9859 malaysia - penang tel: 60-4-227-8870 fax: 60-4-227-4068 philippines - manila tel: 63-2-634-9065 fax: 63-2-634-9069 singapore tel: 65-6334-8870 fax: 65-6334-8850 taiwan - hsin chu tel: 886-3-5778-366 fax: 886-3-5770-955 taiwan - kaohsiung tel: 886-7-536-4818 fax: 886-7-330-9305 taiwan - taipei tel: 886-2-2500-6610 fax: 886-2-2508-0102 thailand - bangkok tel: 66-2-694-1351 fax: 66-2-694-1350 europe austria - wels tel: 43-7242-2244-39 fax: 43-7242-2244-393 denmark - copenhagen tel: 45-4450-2828 fax: 45-4485-2829 france - paris tel: 33-1-69-53-63-20 fax: 33-1-69-30-90-79 germany - munich tel: 49-89-627-144-0 fax: 49-89-627-144-44 italy - milan tel: 39-0331-742611 fax: 39-0331-466781 netherlands - drunen tel: 31-416-690399 fax: 31-416-690340 spain - madrid tel: 34-91-708-08-90 fax: 34-91-708-08-91 uk - wokingham tel: 44-118-921-5869 fax: 44-118-921-5820 worldwide sales and service 11/29/11


▲Up To Search▲   

 
Price & Availability of PIC12F529T48A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X